XC5VSX50T-2FFG1136C Xilinx Inc, XC5VSX50T-2FFG1136C Datasheet

IC FPGA VIRTEX-5 50K 1136FBGA

XC5VSX50T-2FFG1136C

Manufacturer Part Number
XC5VSX50T-2FFG1136C
Description
IC FPGA VIRTEX-5 50K 1136FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 SXTr

Specifications of XC5VSX50T-2FFG1136C

Number Of Logic Elements/cells
52224
Number Of Labs/clbs
4080
Total Ram Bits
4866048
Number Of I /o
480
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1136-BBGA, FCBGA
For Use With
HW-V5-ML506-UNI-G - EVALUATION PLATFORM VIRTEX-5
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VSX50T-2FFG1136C
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
XC5VSX50T-2FFG1136C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VSX50T-2FFG1136C
Manufacturer:
XILINX
0
Part Number:
XC5VSX50T-2FFG1136C
Manufacturer:
XILINX
Quantity:
65
Part Number:
XC5VSX50T-2FFG1136C
Quantity:
266
XCN07026 (v1.0.3) July 29, 2009
Overview
The purpose of this notification is to communicate a transition to Step 1 and a 10-layer package substrate for select
Virtex®-5 LXT and SXT FPGA devices.
Description
This notification includes the following changes to be implemented:
Key Dates and Ordering Information
Key dates for this notice are detailed in Key Dates for Package Transition.
XCN07026 (v1.0.3) July 29, 2009
Table 1: Key Dates for Package Transition
*
**
If a qualification of the new material is necessary, customers can order samples of Step 1 10-layer devices by appending "S1" to the end of
standard part numbers from January 1, 2008 through April 30, 2008.
Starting from May 1, 2008, orders using standard part numbers will receive devices in either Step 0 or Step 1, 8-layer or 10-layer.
Introduction of Step 1: Specific LXT and SXT devices will begin transitioning to a new mask revision, designated as
Step 1, which will improve the CDM ESD performance. The current production silicon is designated as Step 0. The
Step 1 devices are form, fit, function, and bitstream compatible with Step 0. (For information on the Xilinx Stepping
Methodology, see
Package change: LXT and SXT devices in packages greater than 1000 pins will begin transitioning to 10-layer
package substrates, as part of the Xilinx material standardization for the Virtex-5 FPGA family. This change is
backward-compatible with current production devices. This change will not affect the current package outline drawing.
December 31, 2007
Notification Date
© Copyright 2007 - 2009 Xilinx, Inc. All Rights Reserved. XILINX, the Xilinx logo, the Brand Window and other designated brands
Xilinx Answer
included herein are trademarks of Xilinx, Inc. All other trademarks are the property of their respective owners.
20947).
January 1, 2008 - April 30, 2008
Transition Period*
www.xilinx.com
Transition to Step 1 and New
Package Substrate for Select
Virtex-5 LXT and SXT FPGA
Devices
(Cross-shipping starts)
Implementation Date**
Product/Process Change Notice
May 1, 2008
1

Related parts for XC5VSX50T-2FFG1136C

XC5VSX50T-2FFG1136C Summary of contents

Page 1

XCN07026 (v1.0.3) July 29, 2009 Overview The purpose of this notification is to communicate a transition to Step 1 and a 10-layer package substrate for select Virtex®-5 LXT and SXT FPGA devices. Description This notification includes the following changes to ...

Page 2

... XC5VSX50T-FF(G)1136 XC5VSX95T-FF(G)1136 XC5VLX30T-FF(G)665 XC5VLX50T-FF(G)665 Yes XC5VSX50T-FF(G)665 Traceability Step 1 10-layer devices can be ordered by appending "S1" to the end of the standard part number. Standard ordering part numbers may be fulfilled with either 8-layer or 10-layer substrates. The top mark facilitates traceability. Step 1 devices can be visually identified by the additional "1" at the end of the third line of the package top mark (see Example Top Mark) ...

Page 3

Response Note: In accordance with JESD46-C, this change is deemed accepted by the customer if no acknowledgement is received within 30 days from this notice. No response is required by this notice. For additional information or questions, please contact Important ...

Related keywords