XC3030L-8VQ64C Xilinx Inc, XC3030L-8VQ64C Datasheet - Page 43

no-image

XC3030L-8VQ64C

Manufacturer Part Number
XC3030L-8VQ64C
Description
IC FPGA C-TEMP 3.3V 64-VQFP
Manufacturer
Xilinx Inc
Series
XC3000A/Lr
Datasheet

Specifications of XC3030L-8VQ64C

Number Of Labs/clbs
100
Total Ram Bits
22176
Number Of I /o
54
Number Of Gates
2000
Voltage - Supply
3 V ~ 3.6 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
64-TQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Logic Elements/cells
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3030L-8VQ64C
Manufacturer:
XILINX
Quantity:
182
Part Number:
XC3030L-8VQ64C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC3030L-8VQ64C
Manufacturer:
XILINX
0
Part Number:
XC3030L-8VQ64C
Manufacturer:
ALTERA
0
XC3000A IOB Switching Characteristics Guidelines
Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100%
functionally tested. Since many internal timing parameters cannot be measured directly, they are derived from benchmark
timing patterns. The following guidelines reflect worst-case values over the recommended operating conditions. For more
detailed, more precise, and more up-to-date timing information, use the values provided by the timing calculator and used
in the simulator.
Notes: 1. Timing is measured at pin threshold, with 50 pF external capacitive loads (incl. test fixture). Typical slew rate limited output
November 9, 1998 (Version 3.1)
Propagation Delays (Input)
Set-up Time (Input)
Propagation Delays (Output)
Set-up and Hold Times (Output)
Clock
Global Reset Delays (based on XC3042A)
Pad to Direct In (I)
Pad to Registered In (Q) with latch transparent
Clock (IK) to Registered In (Q)
Pad to Clock (IK) set-up time
Clock (OK) to Pad
same
Output (O) to Pad
same
3-state to Pad begin hi-Z
same
3-state to Pad active and valid
same
Output (O) to clock (OK) set-up time
Output (O) to clock (OK) hold time
Clock High time
Clock Low time
Max. flip-flop toggle rate
RESET Pad to Registered In
RESET Pad to output pad
2. Voltage levels of unused (bonded and unbonded) pads must be valid logic levels. Each can be configured with the internal
3. Input pad set-up time is specified with respect to the internal clock (ik). In order to calculate system set-up time, subtract
4. T
rise/fall times are approximately four times longer.
pull-up resistor or alternatively configured as a driven output or driven from an external source.
clock delay (pad to ik) from the input pad set-up time value. Input pad holdtime with respect to the internal clock (ik) is
negative. This means that pad level changes immediately before the internal clock edge (ik) will not be recognized.
PID
, T
R
PTG
, and T
Description
Product Obsolete or Under Obsolescence
PICK
are 3 ns higher for XTL2 when the pin is configured as a user input.
(fast)
(slew rate limited)
(fast)
(slew-rate limited)
(fast)
(slew-rate limited)
(fast)
(slew -rate limited)
(Q)
(fast)
(slew-rate limited)
XC3000 Series Field Programmable Gate Arrays
10
10
11
12
13
15
15
3
4
1
7
7
9
9
8
8
5
6
Speed Grade
Symbol
T
T
T
T
T
T
T
T
T
T
T
T
T
T
T
F
T
T
T
T
OKPO
OKPO
TSON
TSON
TSHZ
TSHZ
PICK
OOK
OKO
RPO
RPO
PTG
OPF
OPS
IKRI
CLK
PID
IOH
RRI
IOL
113.0
14.0
Min
8.0
4.0
4.0
0
-7
Max
15.0
18.0
16.0
10.0
20.0
11.0
21.0
24.0
33.0
43.0
4.0
3.0
8.0
6.0
135.0
12.0
Min
7.0
3.5
3.5
0
-6
Max
14.0
15.0
13.0
12.0
10.0
18.0
23.0
29.0
37.0
3.0
2.5
7.0
5.0
9.0
Units
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
7-45
7

Related parts for XC3030L-8VQ64C