Z8S18020FSG Zilog, Z8S18020FSG Datasheet - Page 58

IC Z180 MPU 80-QFP

Z8S18020FSG

Manufacturer Part Number
Z8S18020FSG
Description
IC Z180 MPU 80-QFP
Manufacturer
Zilog
Datasheet

Specifications of Z8S18020FSG

Processor Type
Z180
Features
Enhanced Z180
Speed
20MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
80-BQFP
Processor Series
Z8S180X
Core
Z80
Data Bus Width
8 bit
Maximum Clock Frequency
20 MHz
Number Of Timers
2
Operating Supply Voltage
0 V to 3.3 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Development Tools By Supplier
Z8S18000ZEM
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-4541-5
269-4541
Z8S18020FSG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8S18020FSG
Manufacturer:
STM
Quantity:
4 983
Part Number:
Z8S18020FSG
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z8S18020FSG1960
Manufacturer:
Zilog
Quantity:
10 000
cleared to
The DMA Status Register (
disable DMA transfer and DMA termination interrupts.
and
transfer terminates (
DMAC. When
(
To perform a software
written with a
Writing
startable. Writing
automatically sets DMA Main Enable (
and
transfer terminates (
DMAC. When
(
To perform a software
written with
ing
enables channel 0 DMA and automatically sets DMA Main
Enable (
any software
0
any software
0
during the same access.
during the same access.
to
1
1
0
), a DMA interrupt request is made to the CPU.
), a DMA interrupt request is made to the CPU.
0
0
during
1
1
to
) to
disables channel 0 DMA. Writing
during the same register
, channel 1 DMA is enabled. When a DMA
, channel 0 DMA is enabled. When a DMA
0
0
1
during the same register
disables channel 1 DMA, but DMA is re-
.
to
to
0
0
to
and the DMA interrupt is enabled
and the DMA interrupt is enabled
is cleared to
1
.
, this bit should be written with
, this bit should be written with
enables channel 1 DMA and
),
),
to
to
always reads as .
always reads as .
) is used to enable and
0
is reset to
is reset to
When performing
When performing
When
When
,
,
during
) to
access. Writ-
should be
should be
1
0
0
.
access.
by the
by the
to
.
is
1
1
1
In Progress.
(indicated when
to be generated. When
mination interrupt is disabled.
(indicated when
to be generated. When
mination interrupt is disabled.
only enabled when its
channel 1) and the
When
activity during the
DMA,
if the contents are already ). This condition automatically
sets
is set to
is set to
.
.
by
to
also indicates DMA transfer status, Completed or
1
to
.
occurs,
cannot be directly written. The bit is cleared to
and/or
1
1
, allowing DMA operations to continue.
or indirectly set to
1
, the termination channel 0 of DMA transfer
, the termination channel 1 DMA transfer
is cleared to
interrupt service routine. To restart
should be written with a
0
bit is set to .
is reset to
) causes a CPU interrupt request
) causes a CPU interrupt request
bit (
0
during
0
0
1
, the channel 0 DMA ter-
, the channel 0 DMA ter-
by setting
A DMA operation is
0
for channel
, thus disabling DMA
is cleared to
is cleared to
.
0
and/or
,
W h e n
0
W h e n
0
1
ZiLOG
during
during
(even
for
0

Related parts for Z8S18020FSG