MPC8241LZQ200D Freescale Semiconductor, MPC8241LZQ200D Datasheet - Page 16

IC MPU 32BIT 200MHZ PPC 357-PBGA

MPC8241LZQ200D

Manufacturer Part Number
MPC8241LZQ200D
Description
IC MPU 32BIT 200MHZ PPC 357-PBGA
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8241LZQ200D

Processor Type
MPC82xx PowerQUICC II 32-bit
Speed
200MHz
Voltage
1.8V
Mounting Type
Surface Mount
Package / Case
357-PBGA
Family Name
MPC82XX
Device Core
PowerQUICC II
Device Core Size
32b
Frequency (max)
200MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
1.8V
Operating Supply Voltage (max)
1.9V
Operating Supply Voltage (min)
1.7V
Operating Temp Range
0C to 105C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
357
Package Type
BGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8241LZQ200D
Manufacturer:
FREESCALE
Quantity:
513
Part Number:
MPC8241LZQ200D
Manufacturer:
FREESCALE
Quantity:
65
Part Number:
MPC8241LZQ200D
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8241LZQ200D
Manufacturer:
FREESCALE
Quantity:
65
Part Number:
MPC8241LZQ200D
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MPC8241LZQ200D
Quantity:
252
Electrical and Thermal Characteristics
Register settings that define each DLL mode are shown in
The DLL_MAX_DELAY bit can lengthen the amount of time through the delay line by increasing the time
between each of the 128 tap points in the delay line. Although this increased time makes it easier to
guarantee that the reference clock is within the DLL lock range, there may be slightly more jitter in the
output clock of the DLL if the phase comparator shifts the clock between adjacent tap points. Refer to the
Freescale application note AN2164, MPC8245/MPC8241 Memory Clock Design Guidelines: Part 1, for
details on DLL modes and memory design.
The value of the current tap point after the DLL locks can be determined by reading bits 6–0
(DLL_TAP_COUNT) of the DLL tap count register (DTCR, located at offset 0xE3). These bits store the
value (binary 0 through 127) of the current tap point and can indicate whether the DLL advances or
decrements as it maintains the DLL lock. Therefore, for evaluation purposes, DTCR can be read for all
DLL modes that support the T
SDRAM_SYNC_IN. The DLL mode with the smallest tap point value in the DTCR should be used
because the bigger the tap point value, the more jitter that can be expected for clock signals. Keeping a
DLL mode locked below tap point decimal 12 is not recommended.
16
Normal tap delay,
No DLL extend
Normal tap delay,
DLL extend
Max tap delay,
No DLL extend
Max tap delay,
DLL extend
MPC8241 Integrated Processor Hardware Specifications, Rev. 10
DLL Mode
loop
value used for the trace length of SDRAM_SYNC_OUT to
Table 9. DLL Mode Definition
Bit 2 of Configuration
Register at 0x76
0
0
1
1
Table
Bit 7 of Configuration
9.
Register at 0x72
0
1
0
1
Freescale Semiconductor

Related parts for MPC8241LZQ200D