MC68HC000CRC8 Freescale Semiconductor, MC68HC000CRC8 Datasheet - Page 23

no-image

MC68HC000CRC8

Manufacturer Part Number
MC68HC000CRC8
Description
IC MPU 32BIT 8MHZ 68-PGA
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC68HC000CRC8

Processor Type
M680x0 32-Bit
Speed
8MHz
Voltage
3.3V, 5V
Mounting Type
Surface Mount
Package / Case
68-PGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Notation for operands:
Notation for subfields and qualifiers:
Notations for operations that have two operands, written <operand> <op> <operand>,
where <op> is one of the following:
MOTOROLA
–(<address register>) — Indicates that the operand register points to the memory
(<address register>)+ — Location of the instruction operand—the optional mode
(<address register>) — The register indirect operator
<bit> of <operand> — Selects a single bit of the operand
<ea>{offset:width} — Selects a bit field
#xxx or #<data> — Immediate data that follows the instruction word(s)
Immediate Data — Immediate data from the instruction
<operand>10 — The operand is binary-coded decimal, operations are
(<operand>) — The contents of the referenced location
Destination — Destination contents
M68000 8-/16-/32-BIT MICROPROCESSOR USER’S MANUAL
Source — Source contents
Vector — Location of exception vector
<fmt> — Operand data format: byte (B), word (W), long (L), single
FPm — One of eight floating-point data registers (always
FPn — One of eight floating-point data registers (always
Freescale Semiconductor, Inc.
+inf — Positive infinity
–inf — Negative infinity
PC — Program counter
SR — Status register
For More Information On This Product,
V — Overflow condition code
V — Logical OR
+ — The operands are added
– — The destination operand is subtracted from the source
< — Relational test, true if source operand is less than
> — Relational test, true if source operand is greater than
— The source operand is moved to the destination operand
— The two operands are exchanged
— The operands are multiplied
— The source operand is divided by the destination
— Logical exclusive OR
— Logical AND
(S), double (D), extended (X), or packed (P).
specifies the source register)
specifies the destination register)
performed in decimal
qualifiers are –, +, (d), and (d, ix)
operand
operand
destination operand
destination operand
Go to: www.freescale.com
2-9

Related parts for MC68HC000CRC8