MC68HC000RC16 Freescale Semiconductor, MC68HC000RC16 Datasheet - Page 34

no-image

MC68HC000RC16

Manufacturer Part Number
MC68HC000RC16
Description
IC MPU 32BIT 16MHZ 68-PGA
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC68HC000RC16

Processor Type
M680x0 32-Bit
Speed
16MHz
Voltage
3.3V, 5V
Mounting Type
Surface Mount
Package / Case
68-PGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC000RC16
Manufacturer:
TI
Quantity:
6 000
Part Number:
MC68HC000RC16
Manufacturer:
CY
Quantity:
1 520
Bus Request (
Bus Grant (
Bus Grant Acknowledge (
3.5 INTERRUPT CONTROL (
These input signals indicate the encoded priority level of the device requesting an
interrupt. Level seven, which cannot be masked, has the highest priority; level zero
indicates that no interrupts are requested. IPL0 is the least significant bit of the encoded
level, and IPL2 is the most significant bit. For each interrupt request, these signals must
remain asserted until the processor signals interrupt acknowledge (FC2–FC0 and A19–
A16 high) for that request to ensure that the interrupt is recognized.
3-6
This input can be wire-ORed with bus request signals from all other devices that could
be bus masters. This signal indicates to the processor that some other device needs to
become the bus master. Bus requests can be issued at any time during a cycle or
between cycles.
This output signal indicates to all other potential bus master devices that the processor
will relinquish bus control at the end of the current bus cycle.
This input indicates that some other device has become the bus master. This signal
should not be asserted until the following conditions are met:
The 48-pin version of the MC68008 has no pin available for the bus grant acknowledge
signal and uses a two-wire bus arbitration scheme instead. If another device in a system
supplies a bus grant acknowledge signal, the bus request input signal to the processor
should be asserted when either the bus request or the bus grant acknowledge from that
device is asserted.
1. A bus grant has been received.
2. Address strobe is inactive, which indicates that the microprocessor is not using the
3. Data transfer acknowledge is inactive, which indicates that neither memory nor
4. Bus grant acknowledge is inactive, which indicates that no other device is still
bus.
peripherals are using the bus.
claiming bus mastership.
BG
The 48-pin version of the MC68008 has only two interrupt
control signals: IPL0/IPL2 and IPL1. IPL0/IPL2 is internally
connected to both IPL0 and IPL2, which provides four interrupt
priority levels: levels 0, 2, 5, and 7. In all other respects, the
interrupt priority levels in this version of the MC68008 are
identical to those levels in the other microprocessors described
in this manual.
).
BR
M68000 8-/16-/32-BIT MICROPROCESSORS USER'S MANUAL
).
Freescale Semiconductor, Inc.
For More Information On This Product,
BGACK
Go to: www.freescale.com
IPL0
).
,
IPL1
NOTE
,
IPL2
)
MOTOROLA

Related parts for MC68HC000RC16