EE80C186XL20 Intel, EE80C186XL20 Datasheet - Page 5

IC MPU 16BIT 5V 20MHZ 68PLCC

EE80C186XL20

Manufacturer Part Number
EE80C186XL20
Description
IC MPU 16BIT 5V 20MHZ 68PLCC
Manufacturer
Intel
Datasheet

Specifications of EE80C186XL20

Processor Type
80C186
Features
XL suffix, 16-Bit
Speed
20MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
68-PLCC
Family Name
Intel186
Device Core
80186
Device Core Size
16b
Frequency (max)
20MHz
Supply Voltage 1 (typ)
5V
Operating Supply Voltage (max)
5.5V
Operating Supply Voltage (min)
4.5V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
68
Package Type
PLCC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
863545

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EE80C186XL20
Manufacturer:
INT
Quantity:
2 530
Part Number:
EE80C186XL20
Manufacturer:
Intel
Quantity:
700
Part Number:
EE80C186XL20
Manufacturer:
Intel
Quantity:
10 000
Part Number:
EE80C186XL20
Manufacturer:
XIOCR
Quantity:
650
Part Number:
EE80C186XL20
Manufacturer:
INTEL
Quantity:
20 000
Company:
Part Number:
EE80C186XL20
Quantity:
1 050
Bus Interface Unit
The 80C186XL provides a local bus controller to
generate the local bus control signals In addition it
employs a HOLD HLDA protocol for relinquishing
the local bus to other bus masters It also provides
outputs that can be used to enable external buffers
and to direct the flow of data on and off the local
bus
The bus controller is responsible for generating 20
bits of address read and write strobes bus cycle
status information and data (for write operations) in-
formation It is also responsible for reading data
from the local bus during a read operation Synchro-
nous and asynchronous ready input pins are provid-
ed to extend a bus cycle beyond the minimum four
states (clocks)
The 80C186XL bus controller also generates two
control signals (DEN and DT R) when interfacing to
external transceiver chips This capability allows the
addition of transceivers for simple buffering of the
multiplexed address data bus
During RESET the local bus controller will perform
the following action
RD QSMD
ERROR and TEST BUSY pins have internal pullup
devices which are active while RES is applied Ex-
cessive loading or grounding certain of these pins
causes the 80C186XL to enter an alternative mode
of operation
80C186XL PERIPHERAL
ARCHITECTURE
All the 80C186XL integrated peripherals are con-
trolled by 16-bit registers contained within an inter-
nal 256-byte control block The control block may be
mapped into either memory or I O space Internal
logic will recognize control block addresses and re-
Drive DEN RD and WR HIGH for one clock cy-
cle then float them
Drive S0– S2 to the inactive state (all HIGH) and
then float
Drive LOCK HIGH and then float
Float AD0– 15 (AD0– 8) A16 – 19 (A9 – A19) BHE
(RFSH) DT R
Drive ALE LOW
Drive HLDA LOW
RD QSMD low results in Queue Status Mode
UCS and LCS low results in ONCE Mode
TEST BUSY low (and high later) results in En-
hanced Mode
UCS
LCS
MCS0 PEREQ
MCS1
spond to bus cycles An offset map of the 256-byte
control register block is shown in Figure 3
Chip-Select Ready Generation Logic
The 80C186XL contains logic which provides
programmable chip-select generation for both mem-
ories and peripherals
programmed to provide READY (or WAIT state) gen-
eration It can also provide latched address bits A1
and A2 The chip-select lines are active for all mem-
ory and I O cycles in their programmed areas
whether they be generated by the CPU or by the
integrated DMA unit
The 80C186XL provides 6 memory chip select out-
puts for 3 address areas upper memory lower
memory and midrange memory One each is provid-
ed for upper memory and lower memory while four
are provided for midrange memory
The 80C186XL provides a chip select called UCS
for the top of memory The top of memory is usually
used as the system memory because after reset the
80C186XL begins executing at memory location
FFFF0H
Chip-Select Control Registers
Interrupt Controller Registers
DMA Descriptors Channel 1
DMA Descriptors Channel 0
Figure 3 Internal Register Map
Time 2 Control Registers
Time 1 Control Registers
Time 0 Control Registers
Relocation Register
In addition
80C186XL 80C188XL
OFFSET
FEH
DAH
D0H
CAH
C0H
A8H
A0H
66H
60H
5EH
58H
56H
50H
3EH
20H
it can be
5

Related parts for EE80C186XL20