AD74111YRU Analog Devices Inc, AD74111YRU Datasheet - Page 10

no-image

AD74111YRU

Manufacturer Part Number
AD74111YRU
Description
IC CODEC MONO AUDIO LP 16-TSSOP
Manufacturer
Analog Devices Inc
Type
Audio Codecr
Datasheet

Specifications of AD74111YRU

Rohs Status
RoHS non-compliant
Data Interface
Serial
Resolution (bits)
24 b
Number Of Adcs / Dacs
1 / 1
Sigma Delta
Yes
S/n Ratio, Adcs / Dacs (db) Typ
77 / 89
Dynamic Range, Adcs / Dacs (db) Typ
87 / 95
Voltage - Supply, Analog
2.5V
Voltage - Supply, Digital
2.5V
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
16-TSSOP (0.173", 4.40mm Width)
For Use With
EVAL-AD74111EBZ - BOARD EVAL FOR AD74111

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD74111YRU
Manufacturer:
AD
Quantity:
20 000
Part Number:
AD74111YRUZ
Manufacturer:
NSC
Quantity:
87
Part Number:
AD74111YRUZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD74111YRUZ-REEL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD74111
Master Clocking Scheme
The update rate of the AD74111’s ADC and DAC channels
requires an internal master clock (IMCLK) that is 256 times the
sample update rate (IMCLK = 256
ibility in selecting sample rates, the device has a series of three
master clock prescalers that are programmable and allow the
user to choose a range of convenient sample rates from a single
external master clock. The master clock signal to the AD74111 is
applied at the MCLK pin. The MCLK signal is passed through
a series of three programmable MCLK prescaler (divider) circuits
that can be selected to reduce the resulting Internal MCLK
(IMCLK) frequency if required. The first and second MCLK
prescalers provide divider ratios of 1 (pass through), 2,
while the third prescaler provides divider ratios of 1 (pass
through),
The divider ratios allow a more convenient sample rate selection
from a common MCLK, which may be required in many voice
related applications. Control Register B should be programmed
to achieve the desired divider ratios.
Selecting Sample Rates
The sample rate at which the converter runs is always 256 times
the IMCLK rate. IMCLK is the Internal Master Clock and is the
output from the Master Clock Prescaler. The default sample rate
is 48 kHz (based on an external MCLK of 12.288 MHz). In this
mode, the ADC modulator is clocked at 3.072 MHz and the DAC
modulator is clocked at 6.144 MHz. Sample rates that are lower
than MCLK/256 can be achieved by using the MCLK prescaler.
Example 1: f
MCLK = 48 kHz
For f
Prescaler 1, the
in Prescaler 3. This results in an IMCLK = 8 kHz
2.048 MHz (= 12.288 MHz/6).
MCLK
SAMP
PRESCALER 1
= 8 kHz, it is necessary to use the
2,
SAMP
/1
/2
/3
Figure 9. External Reference
4.
= 48 kHz and 8 kHz Required
2 setting in Prescaler 2, and pass through
Figure 10. MCLK Divider
PROGRAMMABLE MCLK DIVIDER
REFERENCE
256 = 12.288 MHz to provide 48 kHz f
EXTERNAL
1.125V
CONTROL REGISTER
PRESCALER 2
/1
/2
/3
REFCAP
f
S
). To provide some flex-
PRESCALER 3
/1
/2
/4
3 setting in
256 =
IMCLK
SAMP
3;
.
–10–
Example 2: f
MCLK = 44.1 kHz
For f
Prescaler 1 and the 4 setting in Prescaler 2, and pass through
in Prescaler 3. This results in an IMCLK = 11.025 kHz
= 2.8224 MHz (= 11.2896 MHz/4).
Resetting the AD74111
The AD74111 can be reset by bringing the RESET pin low.
Following a reset, the internal circuitry of the AD74111 ensures
that the internal registers are reset to their default settings and
the on-chip RAM is purged of previous data samples. The DIN
pin is sampled to determine if the AD74111 is required to
operate in Master or Slave mode. The reset process takes 3072
MCLK periods, and the user should not attempt to program the
AD74111 during this time.
Power Supplies and Grounds
The AD74111 features three separate supplies: AVDD, DVDD1,
and DVDD2.
AVDD is the supply to the analog section of the device and must
be of sufficient quality to preserve the AD74111’s performance
characteristics. It is nominally a 2.5 V supply.
DVDD1 is the supply for the digital interface section of the device.
It is fed from the digital supply voltage of the DSP or controller
to which the device is interfaced and allows the AD74111
to interface with devices operating at supplies of between
2.5 V – 5% to 3.3 V + 10%.
DVDD2 is the supply for the digital core of the AD74111. It is
nominally a 2.5 V supply.
Accessing the Internal Registers
The AD74111 has seven registers that can be programmed to
control the functions of the AD74111. Each register is 10 bits
wide and is written to or read from using a 16-bit write or read
operation, with the exception of Control Register F, which is
read-only. Table V shows the format of the data transfer operation.
The Control Word is made up of a Read/Write bit, the register
address, and the data to be written to the device. Note that in a
read operation the data field is ignored by the device. Access to
the control registers is via the serial port through one of the
operating modes described below.
Serial Port
The AD74111 contains a flexible serial interface port that is
used to program and read the control registers and to send and
receive DAC and ADC audio data. The serial port is compatible
with many popular DSPs and can be programmed to operate in
a variety of modes, depending on which one best suits the DSP
being used. The serial port can be set to operate as a Master or
Slave device, as discussed below. Figure 11 shows a timing
diagram of the serial port.
SAMP
= 11.025 kHz, it is necessary to use the 1 setting in
SAMP
= 44.1 kHz and 11.025 kHz Required
256 = 11.2896 MHz to provide 44.1 kHz f
REV. 0
SAMP
256
.

Related parts for AD74111YRU