DS32EV400SQ/NOPB National Semiconductor, DS32EV400SQ/NOPB Datasheet - Page 12

IC EQUALIZER QUAD 3.2GBPS 48LLP

DS32EV400SQ/NOPB

Manufacturer Part Number
DS32EV400SQ/NOPB
Description
IC EQUALIZER QUAD 3.2GBPS 48LLP
Manufacturer
National Semiconductor
Series
PowerWise®r
Datasheet

Specifications of DS32EV400SQ/NOPB

Applications
Signal Processing
Interface
Serial
Voltage - Supply
2.5V, 3.3V
Package / Case
48-LLP
Mounting Type
Surface Mount
For Use With
DS32EV400-EVK - KIT EVALUATION
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
DS32EV400SQTR
www.national.com
DS32EV400 Functional
Descriptions
The DS32EV400 is a programmable quad equalizer opti-
mized for operation up to 3.2 Gbps for backplane and cable
applications.
EQUALIZER BOOST CONTROL
Each data channel supports eight programmable levels of
equalization boost. The state of the FEB pin determines how
the boost settings are controlled. If the FEB pin is held High,
then the equalizer boost setting is controlled by the Boost Set
pins (BST_[2:0]) in accordance with Table 2. If this program-
ming method is chosen, then the boost setting selected on the
Boost Set pins is applied to all channels. When the FEB pin
is held Low, the equalizer boost level is controlled through the
SMBus. This programming method is accessed via the ap-
propriate SMBus registers (see Table 1). Using this approach,
equalizer boost settings can be programmed for each channel
individually. FEB is internally pulled High (default setting);
therefore if left unconnected, the boost settings are controlled
by the Boost Set pins (BST_[2:0]). The eight levels of boost
settings enables the DS32EV400 to address a wide range of
media loss and data rates.
microstrip
length (in)
FR4 trace
6 mil
10
15
20
25
30
40
0
5
TABLE 2. EQ Boost Control Table
cable length
Twin-AX
24 AWG
(m)
10
0
2
3
4
5
6
7
Loss at 1.6
GHz (dB)
Channel
10
12
14
0
3
6
7
8
FIGURE 8. Simplified Block Diagram
1 0 0 (Default)
[2, 1, 0]
BST_N
0 0 0
0 0 1
0 1 0
0 1 1
1 0 1
1 1 0
1 1 1
12
DATA CHANNELS
The DS32EV400 provides four data channels. Each data
channel consists of an equalizer stage, a limiting amplifier, a
DC offset correction block, and a CML driver as shown in Fig-
ure 8.
DEVICE STATE AND ENABLE CONTROL
The DS32EV400 has an enable feature on each data channel
which provides the ability to control device power consump-
tion. This feature can be controlled either an Enable Pin
(EN_n) with Reg 07 = 00'h (default value), or by the Enable
Control Bit register which can be configured through the SM-
Bus port (see Table 1 and Table 3 for detail register informa-
tion), which require setting Reg 07 = 01'h and changing
register value of Reg 03, 04. If the Enable is activated using
either the external EN_n pin or SMBUS register, the corre-
sponding data channel is placed in the ACTIVE state and all
device blocks function as described. The DS32EV400 can al-
so be placed in STANDBY mode to save power. In the
STANDBY mode only the control interface including the SM-
Bus port, as well as the signal detection circuit remain active.
Reg. 07 bit 0
0 : Disable
0 : Disable
1 : Enable
1 : Enable
TABLE 3. Controlling Device State
(CMOS)
EN Pin
X
X
1
0
Reg. 03 bit 3
Reg. 03 bit 7
Reg. 04 bit 3
Reg. 04 bit 7
(EN Control)
CH 0:
CH 1:
CH 2:
CH 3:
X
X
0
1
Device State
STANDBY
STANDBY
ACTIVE
ACTIVE
30031904

Related parts for DS32EV400SQ/NOPB