IS43DR16320B-25EBL ISSI, Integrated Silicon Solution Inc, IS43DR16320B-25EBL Datasheet - Page 5

no-image

IS43DR16320B-25EBL

Manufacturer Part Number
IS43DR16320B-25EBL
Description
Manufacturer
ISSI, Integrated Silicon Solution Inc
Type
DDR2 SDRAMr
Datasheet

Specifications of IS43DR16320B-25EBL

Organization
32Mx16
Density
512Mb
Address Bus
15b
Access Time (max)
400ps
Maximum Clock Rate
800MHz
Operating Supply Voltage (typ)
1.8V
Package Type
FBGA
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
1.9V
Operating Supply Voltage (min)
1.7V
Supply Current
300mA
Pin Count
84
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IS43DR16320B-25EBLI
Manufacturer:
ISSI
Quantity:
168
IS43/46DR86400B, IS43/46DR16320B
Initialization Sequence after Power-Up Diagram
Programming the Mode Register and Extended Mode Registers
For application flexibility, burst length, burst type, CAS# latency, DLL reset function, write recovery time (WR) are user defined
variables and must be programmed with a Mode Register Set (MRS) command. Additionally, DLL disable function, driver impedance,
additive CAS latency, ODT (On Die Termination), single-ended strobe, and OCD (off chip driver impedance adjustment) are also user
defined variables and must be programmed with an Extended Mode Register Set (EMRS) command. Contents of the Mode Register
(MR) or Extended Mode Registers EMR[1] and EMR[2] can be altered by re-executing the MRS or EMRS Commands. Even if the user
chooses to modify only a subset of the MR, EMR[1], or EMR[2] variables, all variables within the addressed register must be
redefined when the MRS or EMRS commands are issued. The x16 option does not have A13, so all references to this address can be
ignored for this option.
MRS, EMRS and Reset DLL do not affect memory array contents, which mean re-initialization including those can be executed at any
time after power-up without affecting memory array contents.
DDR2 Mode Register (MR) Setting
The mode register stores the data for controlling the various operating modes of DDR2 SDRAM. It controls CAS# latency, burst
length, burst sequence, DLL reset, tWR, and active power down exit time to make DDR2 SDRAM useful for various applications. The
default value of the mode register is not defined, therefore the mode register must be written after power-up for proper operation.
The mode register is written by asserting LOW on CS#, RAS#, CAS#, WE#, BA0 and BA1, while controlling the state of address pins A0
– A13. The DDR2 SDRAM should be in all bank precharge with CKE already HIGH prior to writing into the mode register. The mode
register set command cycle time (tMRD) is required to complete the write operation to the mode register. The mode register
contents can be changed using the same command and clock cycle requirements during normal operation as long as all banks are in
the precharge state. The mode register is divided into various fields depending on functionality. Burst length is defined by A0 - A2
with options of 4 and 8 bit burst lengths. The burst length decodes are compatible with DDR SDRAM. Burst address sequence type is
defined by A3; CAS latency is defined by A4 - A6. The DDR2 doesn’t support half clock latency mode. A7 is used for test mode. A8 is
used for DLL reset. A7 must be set to LOW for normal MRS operation. Write recovery time tWR is defined by A9 - A11. Refer to the
table for specific codes.
Integrated Silicon Solution, Inc. – www.issi.com –
Rev. E, 01/17/2011
Command
ODT
CK#
CK
tCH
tIS
NOP
400ns
~
~
~
~
tCL
PRE
ALL
Enable
tRP
DLL
~
~
~
~
EMRS
tMRD
Reset
DLL
~
~
~
~
MRS
tMRD
~
~
~
~
PRE
ALL
tRP
~
~
~
~
REF
~
~
~
~
Minimum 200 Cycles
tRFC
~
~
~
~
REF
tRFC
~
~
~
~
MRS
Default
tMRD
OCD
~
~
~
~
EMRS
Follow OCD
Flowchart
Mode Exit
~
~
~
~
OCD Cal.
EMRS
tOIT
~
~
~
~
tIS
Com
Any
5

Related parts for IS43DR16320B-25EBL