M58BW016DB80T3F Micron Technology Inc, M58BW016DB80T3F Datasheet - Page 29

no-image

M58BW016DB80T3F

Manufacturer Part Number
M58BW016DB80T3F
Description
Manufacturer
Micron Technology Inc
Datasheet

Specifications of M58BW016DB80T3F

Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M58BW016DB80T3F
Manufacturer:
NICHICON
Quantity:
40 000
Part Number:
M58BW016DB80T3F
Manufacturer:
ST
0
Part Number:
M58BW016DB80T3F
Manufacturer:
ST
Quantity:
20 000
M58BW016DT, M58BW016DB, M58BW016FT, M58BW016FB
4.4
4.5
Read Status Register command
The Read Status Register command is used to read the status register. One bus write cycle
is required to issue the Read Status Register command. Once the command is issued
subsequent bus read operations read the status register until another command is issued.
The status register information is present on the output data bus (DQ1-DQ7) when Chip
Enable E and Output Enable G are at V
An interactive update of the status register bits is possible by toggling Output Enable or
Output Disable. It is also possible during a program or erase operation, by deactivating the
device with Chip Enable at V
at V
The content of the status register may also be read at the completion of a program, erase or
suspend operation. During a Block Erase or Program command, DQ7 indicates the
program/erase controller status. It is valid until the operation is completed or suspended.
See the section on the status register and
register bits.
Clear Status Register command
The Clear Status Register command can be used to reset bits 1, 3, 4 and 5 in the status
register to ‘0’. One bus write is required to issue the Clear Status Register command. Once
the command is issued the memory returns to its previous mode, subsequent bus read
operations continue to output the same data.
The bits in the status register are sticky and do not automatically return to ‘0’ when a new
Program or Erase command is issued. If any error occurs then it is essential to clear any
error bits in the status register by issuing the Clear Status Register command before
attempting a new Program, Erase or Resume command.
IL
and Output Disable at V
IH
IH
and then reactivating it with Chip Enable and Output Enable
.
IL
and Output Disable is at V
Table 11
for details on the definitions of the status
IH
.
Command interface
29/70

Related parts for M58BW016DB80T3F