CY7C373I-66AC Cypress Semiconductor Corp, CY7C373I-66AC Datasheet

no-image

CY7C373I-66AC

Manufacturer Part Number
CY7C373I-66AC
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C373I-66AC

Family Name
FLASH370i
Memory Type
Flash
# Macrocells
64
Number Of Usable Gates
1600
Propagation Delay Time
20ns
Number Of Logic Blocks/elements
4
# I/os (max)
64
Operating Supply Voltage (typ)
5V
In System Programmable
Yes
Operating Supply Voltage (min)
4.75V
Operating Supply Voltage (max)
5.25V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
100
Package Type
TQFP
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C373I-66AC
Manufacturer:
CY
Quantity:
310
Cypress Semiconductor Corporation
Document #: 38-03030 Rev. *A
Features
Selection Guide
Maximum Propagation Delay
Minimum Set-up, t
Maximum Clock to Output
Typical Supply Current, I
Note:
• 64 macrocells in four logic blocks
• 64 I/O pins
• 5 dedicated inputs including 4 clock pins
• In-System Reprogrammable™ (ISR™) Flash
• Bus Hold capabilities on all I/Os and dedicated inputs
• No hidden delays
• High speed
• Fully PCI compliant
• 3.3V or 5.0V I/O operation
1. The 3.3V I/O mode timing adder, t
Logic Block Diagram
technology
— JTAG interface
— f
— t
— t
— t
I/O
I/O
MAX
PD
S
CO
16
= 5.5 ns
0
-I/O
-I/O
= 10 ns
= 6.5 ns
= 125 MHz
15
31
16 I/Os
16 I/Os
S
(ns)
CC
[1]
(mA)
, t
[1]
3.3IO
CO
, t
PD
, must be added to this specification when V
(ns)
BLOCK
BLOCK
LOGIC
LOGIC
2
(ns)
32
A
B
MACROCELL
7C373i–125 7C373i–100
3901 North First Street
5.5
6.5
10
75
UltraLogic™ 64-Macrocell Flash CPLD
USE ULTRA37000
ALL NEW DESIGNS
36
16
36
16
INPUT
INPUT
1
PIM
6.0
6.5
12
75
Functional Description
The CY7C373i is an In-System Reprogrammable Complex
Programmable Logic Device (CPLD) and is part of the
F
all members of the F
designed to bring the ease of use and high performance of the
22V10, as well as PCI Local Bus Specification support, to
high-density CPLDs.
Like all of the UltraLogic™ F
is electrically erasable and In-System Reprogrammable (ISR),
which simplifies both design and manufacturing flows, thereby
reducing costs. The Cypress ISR function is implemented
through a JTAG serial interface. Data is shifted in and out
through the SDI and SDO pins.The ISR interface is enabled
using the programming voltage pin (ISR
because of the superior routability of the F
ISR often allows users to change existing logic designs while
simultaneously fixing pinout assignments.
CLOCK
INPUTS
• Available in 84-pin PLCC and 100-pin TQFP packages
• Pin compatible with the CY7C374i
LASH
CCIO
INPUT/CLOCK
MACROCELLS
4
370i™ family of high-density, high-speed CPLDs. Like
= 3.3V.
36
16
36
16
7C373i–83
15
75
8
8
TM
San Jose
BLOCK
BLOCK
LOGIC
LOGIC
FOR
32
D
C
7C373iL-83
2
,
LASH
15
45
CA 95134
8
8
LASH
370i family, the CY7C373i is
370i devices, the CY7C373i
7C373i–66 7C373iL–66
16 I/Os
16 I/Os
Revised April 8, 2004
20
10
10
75
LASH
EN
I/O
I/O
CY7C373i
408-943-2600
). Additionally,
32
48
370i devices,
−I/O
−I/O
47
63
20
10
10
45
[+] Feedback

Related parts for CY7C373I-66AC

CY7C373I-66AC Summary of contents

Page 1

... UltraLogic™ 64-Macrocell Flash CPLD • Available in 84-pin PLCC and 100-pin TQFP packages • Pin compatible with the CY7C374i Functional Description The CY7C373i is an In-System Reprogrammable Complex Programmable Logic Device (CPLD) and is part of the F 370i™ family of high-density, high-speed CPLDs. Like ...

Page 2

... Document #: 38-03030 Rev. *A USE ULTRA37000 FOR TM ALL NEW DESIGNS PLCC Top View 7C373 TQFP Top View CY7C373i GND I/O /SDI 54 71 I I/O 48 CLK / GND CCIO CLK / I SDI 74 V CCIO 73 I I/O ...

Page 3

... TM ALL NEW DESIGNS Programmable Interconnect Matrix The Programmable Interconnect Matrix (PIM) connects the four logic blocks on the CY7C373i to the inputs and to each other. All inputs (including feedbacks) travel through the PIM. There is no speed penalty incurred by signals traversing the PIM. Programming ...

Page 4

... GND Com’l “L”, –66 = Min 0. Min 2. Max Max CCINT CY7C373i Ambient V CC Temperature V V CCINT CCIO 5V ± 0.25V 5V ± 0.25V 0°C to +70°C OR 3.3V ± 0.3V −40°C to +85°C 5V ± 0.5V 5V ± 0.5V OR 3.3V ± 0.3V Min. Typ. ...

Page 5

... GND 5 pF < 170Ω (COM'L) (b) Output Waveform–Measurement Level 0. 0.5V (d) Test Waveforms Max. EN CY7C373i Min. Max. Unit 100-Pin TQFP 84-Lead PLCC Unit Max. Unit 100 Cycles ALL INPUT PULSES 90% 90% 10% 10% < (c) ...

Page 6

... All AC parameters are measured with 16 outputs switching and 35-pF AC Test Load. 12. This specification is intended to guarantee interface compatibility of the other members of the CY7C370i family with the CY7C373i. This specification is met for the devices operating at the same ambient temperature and at the same power supply voltage. ...

Page 7

... USE ULTRA37000 FOR TM ALL NEW DESIGNS [11] (continued) 7C373i–125 7C373i–100 Min. Max. Min 125 83.3 ), 1 [ [1] 16 500 500 CY7C373i 7C373i–83 7C373i–66 7C373iL-83 7C373iL–66 Max. Min. Max. Min. Max. Unit 66.6 50.0 MHz 500 500 kHz Page [+] Feedback ...

Page 8

... LATCH ENABLE LATCHED OUTPUT Clock to Clock REGISTERED INPUT INPUT REGISTER CLOCK OUTPUT REGISTER CLOCK Latched Input LATCHED INPUT LATCH ENABLE COMBINATORIAL OUTPUT LATCH ENABLE Document #: 38-03030 Rev. *A USE ULTRA37000 FOR TM ALL NEW DESIGNS PDL t ICS PDL CY7C373i SCS t ICO Page [+] Feedback ...

Page 9

... Latched Input and Output LATCHED INPUT LATCHED OUTPUT INPUT LATCH ENABLE OUTPUT LATCH ENABLE LATCH ENABLE Asynchronous Reset INPUT REGISTERED OUTPUT CLOCK Asynchronous Preset INPUT REGISTERED OUTPUT CLOCK Document #: 38-03030 Rev. *A USE ULTRA37000 FOR TM ALL NEW DESIGNS t ICOL t ICS CY7C373i t PDLL Page [+] Feedback ...

Page 10

... CY7C373i–100AC CY7C373i–100JC CY7C373i–100AI CY7C373i–100JI 83 CY7C373i–83AC CY7C373i–83JC CY7C373i–83AI CY7C373i–83JI CY7C373iL–83JC 66 CY7C373i–66AC CY7C373i–66JC CY7C373i–66AI CY7C373i–66JI CY7C373iL–66JC Document #: 38-03030 Rev. *A USE ULTRA37000 FOR TM ALL NEW DESIGNS t ER Package Package ...

Page 11

... Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges. USE ULTRA37000 FOR TM ALL NEW DESIGNS 84-Lead Plastic Leaded Chip Carrier J83 370, F 370i, ISR, UltraLogic, Warp Professional, and Warp Enterprise LASH LASH CY7C373i 51-85048-*B 51-85006-*A Page [+] Feedback ...

Page 12

... Document History Page Document Title: CY7C373i UltraLogic™ 64-Macrocell Flash CPLD Document Number: 38-03030 Orig. of REV. ECN NO. Issue Date Change ** 106375 09/17/01 *A 213375 See ECN Document #: 38-03030 Rev. *A USE ULTRA37000 FOR TM ALL NEW DESIGNS Description of Change SZV Change from Spec number: 38-00495 to 38-03030 FSG Added note to title page: “ ...

Related keywords