71V3578S133BG IDT, Integrated Device Technology Inc, 71V3578S133BG Datasheet - Page 2

no-image

71V3578S133BG

Manufacturer Part Number
71V3578S133BG
Description
Manufacturer
IDT, Integrated Device Technology Inc
Datasheet

Specifications of 71V3578S133BG

Density
4.5Mb
Access Time (max)
4.2ns
Sync/async
Synchronous
Architecture
SDR
Clock Freq (max)
133MHz
Operating Supply Voltage (typ)
3.3V
Address Bus
18b
Package Type
BGA
Operating Temp Range
0C to 70C
Number Of Ports
1
Supply Current
250mA
Operating Supply Voltage (min)
3.135V
Operating Supply Voltage (max)
3.465V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
119
Word Size
18b
Number Of Words
256K
Lead Free Status / Rohs Status
Not Compliant
NOTE:
1. All synchronous inputs must meet specified setup and hold times with respect to CLK.
IDT71V3576, IDT71V3578, 128K x 36, 256K x 18, 3.3V Synchronous SRAMs with
3.3V I/O, Pipelined Outputs, Burst Counter, Single Cycle Deselect
I/O
BW
I/O
Symbol
A
ADSC
ADSP
BWE
V
ADV
P1
LBO
CLK
CS
CS
GW
V
V
0
OE
CE
0
NC
1
ZZ
DDQ
-A
-I/O
-BW
DD
SS
-I/O
0
1
17
31
P4
4
Linear Burst Order
Byte Write Enable
(Cache Controller)
Data Input/Output
Address Inputs
Address Status
Address Status
Individual Byte
Burst Address
Write Enables
Output Enable
Power Supply
Power Supply
Pin Function
Chip Select 0
Chip Select 1
Sleep Mode
Chip Enable
Global Write
No Connect
(Processor)
Advance
Ground
Enable
Clock
N/A
N/A
N/A
N/A
I/O
I/O
I
I
I
I
I
I
I
I
I
I
I
I
I
I
Active
HIGH
HIGH
LOW
LOW
LOW
LOW
LOW
LOW
LOW
LOW
LOW
LOW
N/A
N/A
N/A
N/A
N/A
N/A
N/A
Synchronous Address inputs. The address register is trig gered by a combination of the
rising edge of CLK and ADSC Low or ADSP Low and CE Low.
Synchronous Address Status from Cache Controller. ADSC is an active LOW input that is
used to load the address registers with new addresses.
Synchronous Address Status from Processor. ADSP is an active LOW input that is used to
load the address registers with new addresses. ADSP is gated by CE.
Synchronous Address Advance. ADV is an active LOW input that is used to advance the
internal burst counter, controlling burst access after the initial address is loaded. When the
input is HIGH the burst counter is not incremented; that is, there is no address advance.
Synchronous byte write enable gates the byte write inputs BW
rising edge of CLK then BWx inputs are passed to the next stage in the circuit. If BWE is
HIGH then the byte write inputs are blocked and only GW can initiate a write cycle.
Synchronous byte write enables. BW
Synchronous chip enable. CE is used with CS
also gates ADSP.
input.
Synchrono us active HIGH chip select. CS
Synchronous active LOW chip select. CS
Synchronous global write enable. This input will write all four 9-bit data bytes when LOW
on the rising edge of CLK. GW supersedes individual byte write enables.
Synchronous data input/output (I/O) pins. Both the data input path and data output path are
registered and triggered by the rising edge of CLK.
sequence is selected. When LBO is LOW the Linear burst sequence is selected. LBO is a
static input and must not change state while the device is operating.
I/O pins if the chip is also selected. When OE is HIGH the I/O pins are in a high-
impedance state.
Ground.
NC pins are not electrically connected to the device.
IDT71V3576/78 to its lowest p ower consumption level. Data retention is guaranteed in
Sleep Mode.
Any active byte write causes all outputs to be disabled.
This is the clock input. All timing references for the device are made with respect to this
Asynchronous burst order selection input. When LBO is HIGH, the interleaved burst
Asynchronous output enable. When OE is LOW the data output drivers are enabled on the
3.3V core power supply.
3.3V I/O Supply.
Asynchronous sleep mode input. ZZ HIGH will gate the CLK internally and power down the
6.42
2
Commercial and Industrial Temperature Ranges
1
controls I/O
Description
1
0
is used with CE and CS
is used with CE and CS
0
and CS
0-7
, I/O
1
P1
to enable the IDT71V3576/78. CE
, BW
1
-BW
2
controls I/O
0
4
1
. If BWE is LOW at the
to enable the chip.
to enable the chip.
8-15
, I/O
P2
5279 tbl 02
, etc.

Related parts for 71V3578S133BG