MC68HC711K4CFN3 Freescale Semiconductor, MC68HC711K4CFN3 Datasheet - Page 239

MC68HC711K4CFN3

Manufacturer Part Number
MC68HC711K4CFN3
Description
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC68HC711K4CFN3

Cpu Family
HC11
Device Core Size
8b
Frequency (max)
4MHz
Interface Type
SCI/SPI
Program Memory Type
ROM
Program Memory Size
24KB
Total Internal Ram Size
768Byte
Number Of Timers - General Purpose
8
Operating Supply Voltage (typ)
5V
Operating Supply Voltage (max)
5.5V
Operating Supply Voltage (min)
4.5V
On-chip Adc
8-chx8-bit
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
84
Package Type
PLCC
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC711K4CFN3
Manufacturer:
MOLEX
Quantity:
12 000
Part Number:
MC68HC711K4CFN3
Manufacturer:
FREESCALE
Quantity:
3 181
Part Number:
MC68HC711K4CFN3
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
M68HC11K Family
MOTOROLA
1. Configuration at reset
CSPROG
CSGP1,
CSGP2
CSIO
Enable
Valid
Polarity
Size
Start address
Stretch
Enable
Valid
Polarity
Size
Start address
Stretch
Priority
Enable
Valid
Polarity
Size
Start address
Stretch
Other
Table 11-4. Chip Select Control Parameter Summary
Freescale Semiconductor, Inc.
IOEN in CSCTL
IOCSA in CSCTL
IOPL in CSCTL
IOSZ in CSCTL
Fixed (see size)
IO1S[A:B] in CSCSTR
PCSEN in CSCTL
Fixed (address valid)
Fixed (active low)
PCSZ[A:B] in CSCTL
Fixed (see size)
PCS[A:B] in CSCSTR
GCSPR in CSCTL
Set size to 0K to disable
G1AV in GPCS1C
G2AV in GPCS2C
G1POL in GPS1C
G2POL in GPS2C
G1SZ[A:D] in GPCS1C
G1SZ[A:D] in GPCS2C
GPCS1A
GPCS2A
CSCSTR
G1DG2 in GPCS1C
G1DPC in GPCS1C
G2DPC in GPCS2C
MXGS2 in MMSIZ
MXGS1 in MMSIZ
For More Information On This Product,
Memory Expansion and Chip Selects
Go to: www.freescale.com
1 = enabled, 0 = disabled
1 = address valid, 0
1 = active high, 0 = active low
1 = 4 K ($1000–$1FFF)
0 = 8 K ($0000–$1FFF)
0
1 = enabled
0:0 = 64 K ($0000–$FFFF)
0:1 = 32 K ($8000–$FFFF)
1:0 = 16 K ($C000–$FFFF)
1:1 = 8 K ($E000–$FFFF)
0
1 = CSGPx above CSPROG
0
1 = address valid, 0 = E high
1 = active high, 0 = active low
2 K to 512 K in nine steps
0K = disabled
expansion window 1 or window 2
0
Allows CSGP1 and CSGP2 to be logically ORed
and driven out the CSGP2 pin
Allows CSGP1 and CSPROG to be logically
ORed and driven out the CSPROG pin
Allows CSGP2 and CSPROG to be logically
ORed and driven out the CSPROG pin.
Allows CSGP2 to follow either 64 K CPU
addresses or 512K expansion addresses
Allows CSGP1 to follow either 64 K CPU
addresses or 512K expansion addresses
(1)
(1)
(1)
(1)
, 1, 2, or 3 E clocks
, 1, 2, or 3 E clocks
, 1, 2, or 3 E clocks
= CSPROG above CSGPx
(1)
Memory Expansion and Chip Selects
(1)
, 0 = disabled
can also follow memory
(1)
= E high
(1)
(1)
(1)
(1)
(1)
(1)
Technical Data
Chip Selects
239

Related parts for MC68HC711K4CFN3