ISP1761BE STEricsson, ISP1761BE Datasheet - Page 36

no-image

ISP1761BE

Manufacturer Part Number
ISP1761BE
Description
Manufacturer
STEricsson
Datasheet

Specifications of ISP1761BE

Operating Temperature (min)
-40C
Operating Temperature Classification
Industrial
Operating Temperature (max)
85C
Package Type
LQFP
Rad Hardened
No
Lead Free Status / Rohs Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISP1761BE
Manufacturer:
ST
0
Part Number:
ISP1761BE
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Company:
Part Number:
ISP1761BE
Quantity:
56
Company:
Part Number:
ISP1761BE
Quantity:
1 000
Part Number:
ISP1761BE-S
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
ISP1761BEGE
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
ISP1761BEUM
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
NXP Semiconductors
ISP1761_5
Product data sheet
Bit
Symbol
Reset
Access
Bit
Symbol
Reset
Access
Bit
Symbol
Reset
Access
8.2.1 USBCMD register
8.2 EHCI operational registers
23
15
R
R
R
0
0
7
1
Table 14.
[1]
The USB Command (USBCMD) register indicates the command to be executed by the
serial host controller. Writing to this register causes a command to be executed.
shows the USBCMD register bit allocation.
Bit
31 to 16 -
15 to 8
7 to 4
3
2
1
0
For details on register bit description, refer to
Universal Serial Bus Rev.
22
14
R
R
R
0
0
6
0
Symbol
EECP[7:0]
IST[3:0]
-
ASPC
PFLF
-
HCCPARAMS - Host Controller Capability Parameters register (address 0008h) bit
description
IST[3:0]
21
13
R
R
R
0
0
5
0
Description
reserved; write logic 0
EHCI Extended Capabilities Pointer: Default = implementation
dependent. This optional field indicates the existence of a capabilities list.
Isochronous Scheduling Threshold: Default = implementation
dependent. This field indicates, relative to the current position of the
executing host controller, where software can reliably update the
isochronous schedule.
reserved; write logic 0
Asynchronous Scheduling Park Capability: Default = implementation
dependent. If this bit is set to logic 1, the host controller supports the park
feature for high-speed Transfer Descriptors in the asynchronous schedule.
Programmable Frame List Flag: Default = implementation dependent. If
this bit is cleared, the system software must use a frame list length of 1024
elements with this host controller.
If PFLF is set, the system software can specify and use a smaller frame
list and configure the host through the USBCMD register FLS field.
reserved; write logic 0
Rev. 05 — 13 March 2008
1.0”.
20
12
R
R
R
0
0
4
0
[1]
EECP[7:0]
reserved
Ref. 2 “Enhanced Host Controller Interface Specification for
reserved
19
11
R
R
R
0
0
3
0
ASPC
18
10
R
R
R
0
0
2
1
Hi-Speed USB OTG controller
PFLF
17
R
R
R
0
9
0
1
1
© NXP B.V. 2008. All rights reserved.
ISP1761
reserved
Table 15
35 of 163
16
R
R
R
0
8
0
0
0

Related parts for ISP1761BE