ISD4003-08MSI Nuvoton Technology Corporation of America, ISD4003-08MSI Datasheet

IC VOICE REC/PLAY 8MIN IN 28SOIC

ISD4003-08MSI

Manufacturer Part Number
ISD4003-08MSI
Description
IC VOICE REC/PLAY 8MIN IN 28SOIC
Manufacturer
Nuvoton Technology Corporation of America
Series
ISD4003r
Datasheet

Specifications of ISD4003-08MSI

Interface
SPI/Microwire
Filter Pass Band
1.7kHz
Duration
8 Min
Mounting Type
Surface Mount
Package / Case
28-SOIC (0.300", 7.50mm Width)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
ISD400308MSI
ISD4003 SERIES
SINGLE-CHIP, MULTIPLE-MESSAGES
VOICE RECORD/PLAYBACK DEVICES
4-, 5-, 6-, AND 8-MINUTE DURATION
Publication Release Date: January 2004
- 1 -
Revision 1.0

Related parts for ISD4003-08MSI

ISD4003-08MSI Summary of contents

Page 1

... ISD4003 SERIES SINGLE-CHIP, MULTIPLE-MESSAGES VOICE RECORD/PLAYBACK DEVICES 4-, 5-, 6-, AND 8-MINUTE DURATION Publication Release Date: January 2004 - 1 - Revision 1.0 ...

Page 2

... The CMOS-based devices include an on-chip oscillator, anti-aliasing filter, smoothing filter, AutoMute feature, audio amplifier, and high density multilevel Flash memory array. The ISD4003 series is designed to be used in a microprocessor- or microcontroller-based system. Address and control are accomplished through a Serial Peripheral Interface (SPI) or Microwire Serial Interface to minimize pin count ...

Page 3

... Power-down feature to reduce power consumption • Available in die form, PDIP, SOIC, and TSOP • Temperature: • Commercial (die): 0°C to +50° Commercial (packaged units): 0°C to +70°C - Extended: -20°C to +70°C Industrial: -40°C to +85°C - ISD4003 SERIES Publication Release Date: January 2004 - 3 - Revision 1.0 ...

Page 4

... V V CCA SSA SSA SSA Timing Sampling Clock 5-Pole Active Analog Transceivers Antialiasing Filter 1920K Cell Nonvolatile Multilevel Storage Array Device Control V V SCLK SS MOSI MISO INT SSD CCD - 4 - ISD4003 SERIES 5-Pole Active Smoothing Filter AutoMute TM Feature Amp AUDOUT RAC AM CAP ...

Page 5

... Plastic Small Outline IC (SOIC)..................................................................... 30 12.2. 28-Lead 600-Mil Plastic Dual Inline Package (PDIP) ............................................................... 31 12.3. 28-Lead 8x13.4mm Plastic Thin Small Outline Package (TSOP) Type 1 ................................ 32 12.4. Die Information ......................................................................................................................... 33 13. ORDERING INFORMATION........................................................................................................... 35 14. VERSION HISTORY ....................................................................................................................... 36 ........................................................................................ 22 .............................................................................................................. 25 .............................................................................................................. ISD4003 SERIES Publication Release Date: January 2004 Revision 1.0 ...

Page 6

... SSA V SSA AUD OUT AM CAP V 1 SSA RAC INT 5 XCLK CCD SCLK MOSI 10 MISO SSD ISD4003 SOIC / PDIP ISD4003 TSOP - 6 - ISD4003 SERIES SCLK V CCD XCLK INT RAC V SSA CCA ANA IN+ ANA IN CCA ANA IN+ 25 ANA IN CAP AUD OUT SSA V 17 SSA ...

Page 7

... Slave Select: This input, when LOW, will select the ISD4003 device. 10 Master Out Slave IN: This is the serial input to the ISD4003 device when it is configured as slave. The master microcontroller places data on the MOSI line one half-cycle before the rising edge of SCLK for clocking into the device. 11 Master In Slave Out: This is the serial output (open drain) of the ISD4003 device ...

Page 8

... In the differential-input mode, the maximum input signal at ANA IN+ should be 16 mVp-p capacitively coupled for optimal signal quality. The circuit connections for the two modes are shown in Figure ISD4003 SERIES FUNCTION .. CCA ...

Page 9

... INT Supply Voltage: To minimize noises, the analog and digital circuits in the ISD4003 devices use separate power busses. These +3V busses are brought out to separate pins and should be tied together as close to the supply as possible. In addition, these supplies should be decoupled as close to the package as possible. ...

Page 10

... The duty cycle on the input clock is not critical, as the clock is immediately divided by two. If the XCLK is not used, this input must be connected to ground. 8 Serial Clock: This is the input clock to the ISD4003 device generated by microcontoller) and is used to synchronize the data transfer in and out of the device through the MOSI and MISO lines, respectively ...

Page 11

... F Input Signal 16m Vp-p Input Signal 16m Vp-p 180 ° µ 0.1 F Differential Input Mode FIGURE 1: ISD4003 SERIES ANA IN MODES RAC FIGURE 2: RAC TIMING WAVEFORM DURING NORMAL OPERATION Internal to the device 3K Ω ANA IN+ 3K Ω ANA IN- Internal to the device 3K Ω ANA IN+ 3K Ω ...

Page 12

... In addition, the device can be re- recorded typically over 100,000 times. Memory Architecture The ISD4003 series contains a total of 1,920K Flash memory cells, which is organized as 1,200 rows of 1,600 cells each. ® series is offered at 8.0, 6.4, 5.3 and 4.0 kHz sampling ...

Page 13

... SCLK signal, with LSB first. 4. Playback and record operations are initiated when the device is enabled by asserting the SS pin LOW, shifting in an opcode and an address data to the ISD4003 device (refer to the Opcode Summary in the following page). 5. The opcodes contain <11 address bits> and <5 control bits>. ...

Page 14

... Message Cueing can be selected only at the beginning of a playback operation. [2] As the Interrupt data is shifted out of the ISD4003, control and address data are being shifted in. Care should be taken such that the data shifted in is compatible with current system operation possible to read interrupt data and start a new operation at the same time ...

Page 15

... LSB MOSI A0 A1 Input Shift Register A0-A10 Row Counter P0-P10 Output Shift Register Message Cueing (MC) Ignore Address Bit (IAB) Power Up (PU) Play/Record (P/R) RUN FIGURE 4: SPI PORT - 15 - ISD4003 SERIES Select Logic P10 MSB A9 A10 Publication Release Date: January 2004 Revision 1.0 ...

Page 16

... IAB should be changed before the end of that row (see RAC timing). Otherwise the ISD4003 will repeat the operation from the same row address. For memory management, the Row Address Clock (RAC) signal and IAB can be used to move around the memory segments. ...

Page 17

... In this mode, the messages are skipped 1,600 times faster than the normal playback mode. Power-Up Sequence The ISD4003 will be ready for an operation after power-up command is sent and followed by the T timing (25 ms for 8 KHz sampling rate). Refer to the AC timing table for other T to different sampling rates. ...

Page 18

... TIMING DIAGRAMS SS SCLK M OSI (TRISTATE) M ISO SS SCLK LSB A8 MOSI LSB MISO OVF EOM T SSS T T DIH SCKlow T DIS T PD LSB FIGURE 5: TIMING DIAGRAM A9 A10 FIGURE 6: 8-BIT COMMAND FORMAT - 18 - ISD4003 SERIES T SSH T SSm in T SCKhi ...

Page 19

... SCLK LSB MOSI LSB MISO OVF EOM FIGURE 7: 16-BIT COMMAND FORMAT SS SCLK MOSI Play/Record MISO Data ANA IN ANA OUT FIGURE 8: PLAYBACK/RECORD AND STOP CYCLE A10 Publication Release Date: January 2004 - 19 - ISD4003 SERIES P10 Stop Data T STOP/PAUSE (Rec) T STOP/PAUSE (Play) Revision 1.0 ...

Page 20

... V – Note: Stresses above those listed may cause permanent damage to the device. Exposure to the absolute maximum ratings may affect device reliability and performance. Functional operation is not implied at these conditions. ISD4003 SERIES 150°C -65°C to +150°C (V –0.3V –1.0V ...

Page 21

... CONDITIONS Commercial operating temperature range [1] Supply voltage ( [2] Ground voltage ( [ CCA CCD [ SSA SSD ISD4003 SERIES 0°C to +70°C -20°C to +70°C -40°C to +85°C +2.7V to +3.3V 0V 0°C to +50°C +2.7V to +3.3V 0V Publication Release Date: January 2004 - 21 - VALUES VALUES Revision 1.0 ...

Page 22

... OL1 0 EXT R 2.2 3.0 ANA IN ANA IN ARP = 25°C and V = 3.0V and all other pins floating. SSA SSA - 22 - ISD4003 SERIES [1] [2] MAX UNITS [3] [ µA ±1 µ µA KΩ 3.8 KΩ 71 KΩ 32 mVpp 1 KHz dB sinewave input CONDITIONS = 10 µ -10 µ ...

Page 23

... Publication Release Date: January 2004 - 23 - ISD4003 SERIES [2] UNITS CONDITIONS [5] KHz [5] KHz [5] KHz [5] KHz [3][7] KHz 3 dB Roll-Off Point [3][7] KHz 3 dB Roll-Off Point [3][7] KHz 3 dB Roll-Off Point ...

Page 24

... The typical output voltage will be approximately 450 mVp-p with V [9] For optimal signal quality, this maximum limit is recommended. [10] When a record command is sent, T [11] Measured with AutoMute feature disabled. = 3.0V and timing measurement at 50%. CC maximum for ANA IN+ and ANA IN the first row address. RAC RAC RACL - 24 - ISD4003 SERIES at 32 mVp-p. IN ...

Page 25

... SYMBOLS MIN TYP 0 OL1 0 THD A 23 ARP = 3.0V. Sampling Frequency can vary as much as ±2.25 percent = 25°C and and all other pins floating. SSA SSA - 25 - ISD4003 SERIES [1] [2] MAX UNITS [3] [ µ mVpp 1 KHz sinewave input 32 mVpp 1 KHz dB sinewave input ...

Page 26

... DIS T 200 DIH SSmin T 400 SCKhi T 400 SCKlow 3.0V and timing measurement at 50%. CC Ω MISO Ω 50pF (Includes scope and fixture capacitance ISD4003 SERIES [1] MAX UNITS CONDITIONS nsec nsec nsec nsec 500 nsec 500 nsec µsec nsec nsec 1,000 KHz ...

Page 27

... C11 V SSA 0.1 F µ ANA IN- AUD OUT ISD4003 25 24 C10 µ 0 ANA IN RAC 14 AM CAP 25 12 INT C5 13 µ XCLK PDIP / SOIC ISD4003 SERIES V CC µ µ µ µ 10K R4 R3 100 100K POT -IN GAIN-OUT 3 10 V01 14 + V02 5 ...

Page 28

... F 0 ANA IN- AUD OUT ISD4003 C8 0.1 F µ 17 ANA IN+ R1 10K 24 RAC 14 AM CAP C5 25 INT µ XCLK µ 4.7 K Ω 4.7 K Ω PDIP / SOIC - 28 - ISD4003 SERIES µ LINE OUT 100 100K POT -IN GAIN-OUT V01 14 +IN 2 EXT 4 SPEAKER 15 V02 5 5 BYPASS ...

Page 29

... V SSA SSA C9 µ µ 0 ANA IN- AUD OUT ISD4003 C8 0.1 F µ 17 ANA IN+ R1 10K 24 RAC 14 AM CAP C5 25 INT µ XCLK µ 4.7 K Ω 4.7 K Ω PDIP / SOIC - 29 - ISD4003 SERIES µ 100 100K POT -IN GAIN-OUT V01 14 + V02 5 5 BYPASS HP-IN1 HP-IN2 1 µ ...

Page 30

... O IC (SOIC) MALL UTLINE B F Nom Max Min 0.711 17.81 0.104 2.46 0.299 7.42 0.0115 0.127 0.019 0.35 0.410 10.16 0.040 0. ISD4003 SERIES MILLIMETERS Nom Max 17.93 18.06 2.56 2.64 7.52 7.59 0.22 0.29 0.41 0.48 1.27 10.31 10.41 0.81 1.02 ...

Page 31

... Publication Release Date: January 2004 - 31 - ISD4003 SERIES Nom Max 36.83 36.96 3.81 1.78 1.91 15.88 13.72 13.97 4.83 3.43 0.46 0.56 1.52 1.62 2.54 0.25 ...

Page 32

... Nom Max Min 0.535 13.20 0.469 11.70 0.319 7.90 0.006 0.05 0.011 0.17 0.041 0.95 3° 6° 0° 0.028 0.50 0.008 0. ISD4003 SERIES (TSOP YPE MILLIMETERS Nom Max 13.40 13.60 11.80 11.90 8.00 8.10 0.15 0.22 0.27 0.55 1.00 1.05 3° ...

Page 33

... NFORMATION ISD4003 Series Die Dimensions (with scribe line 166.6 ± 1 mils Y: 274.9 ± 1 mils [2] Die Thickness o 11.5 ± 0.5 mils Pad Opening o Single pad microns Double pad: 180 x 90 microns Notes: [1] The backside of die is internally connected to V damage may occur. [2] Die thickness is subject to change, please contact Winbond as this thickness may change in the future. ...

Page 34

... ANA IN- Inverting Analog Input ANA IN+ Noninverting Analog Input [1] V Analog Power Supply CCA [1] V Analog Power Supply CCA Note: [1] Double bond recommended if treated as one pad. ISD4003 SERIES P C ERIES AD OORDINATIONS X Axis (µm) 1885.2 1483.8 794.8 564.8 384.9 169.5 -14.7 -198.1 -1063.7 -1325 ...

Page 35

... Plastic Thin Small Outline Package (TSOP) Type 1 Part Number ISD4003-05MX ISD4003-06MX ISD4003-05MP ISD4003-06MP ISD4003-05MS ISD4003-06MS ISD4003-05MSI ISD4003-06MSI ISD4003-05ME ISD4003-06ME ISD4003-05MED ISD4003-06MED ISD4003-05MEI ISD4003-06MEI Publication Release Date: January 2004 - 35 - ISD4003-08MX ISD4003-08MP ISD4003-08MS ISD4003-08MSI ISD4003-08ME ISD4003-08MED ISD4003-08MEI http://www.winbond-usa.com Revision 1.0 ...

Page 36

... Revise AutoMute: playback only. Revise SPI, opcodes sections, record & playback steps. Rename T Revise A Revise DC & AC parameters tables for die. Revise die: (x,y) coordinates. Figures 9-11: revise V Revise Ordering Information. DESCRIPTION RACLO RACL parameter. ARP and V pin #. CCA CCD - 36 - ISD4003 SERIES ...

Page 37

... TEL: 1-408-9436666 FAX: 1-408-5441797 http://www.winbond-usa.com/ Winbond Electronics Corporation Japan 7F Daini-ueno BLDG. 3-7-18 Shinyokohama Kohokuku, Yokohama, 222-0033 TEL: 81-45-4781881 FAX: 81-45-4781800 - 37 - ISD4003 SERIES This product ® ChipCorder ® ® ISD are registered Winbond Electronics (Shanghai) Ltd. 27F, 299 Yan An W. Rd. Shanghai, ...

Related keywords