9403APC Fairchild Semiconductor, 9403APC Datasheet

no-image

9403APC

Manufacturer Part Number
9403APC
Description
9403APCFirst-In First-Out (FIFO) Buffer Memory
Manufacturer
Fairchild Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
9403APC
Manufacturer:
SIL
Quantity:
6 219
Part Number:
9403APC
Manufacturer:
NS/国半
Quantity:
20 000
© 2000 Fairchild Semiconductor Corporation
9403APC
9403A
First-In First-Out (FIFO) Buffer Memory
General Description
The 9403A is an expandable fall-through type high-speed
First-In First-Out (FIFO) Buffer Memory optimized for high
speed disk or tape controllers and communication buffer
applications. It is organized as 16-words by 4-bits and may
be expanded to any number of words or any number of bits
in multiples of four. Data may be entered or extracted asyn-
chronously in serial or parallel, allowing economical imple-
mentation of buffer memories.
The 9403A has 3-STATE outputs which provide added ver-
satility and is fully compatible with all TTL families.
Ordering Code:
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Logic Symbol
Order Number
Package Number
N24E
24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-010, 0.400 Wide
DS010193
Features
Connection Diagram
Serial or parallel input
Serial or parallel output
Expandable without external logic
3-STATE outputs
Fully compatible with all TTL families
Slim 24-pin package
Package Description
April 1989
Revised October 2000
www.fairchildsemi.com

Related parts for 9403APC

9403APC Summary of contents

Page 1

... TTL families. Ordering Code: Order Number Package Number 9403APC N24E 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-010, 0.400 Wide Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code. ...

Page 2

Unit Loading/Fan Out Pin Names D –D Parallel Data Inputs Serial Data Input S P Parallel Load Input L CPSI Serial Input Clock IES Serial Input Enable TTS Transfer to Stack Input OES Serial Output Enable TOS ...

Page 3

Functional Description As shown in the block diagram the 49403A consists of three sections Input Register with parallel and serial data inputs as well as control inputs and outputs for input handshak- ing and expansion 4-bit ...

Page 4

Functional Description (Continued) Transfer to the Stack—The outputs of Flip-Flops F feed the stack. A LOW level on the TTS input initiates a “fall-through” action. If the top location of the stack is empty, data is loaded into the stack ...

Page 5

Functional Description (Continued) EXPANSION Vertical Expansion—The 9403A may be vertically expanded to store more words without external parts. The interconnection is necessary to form a 46-word by 4-bit FIFO are shown in Figure 4. Using the same technique, and FIFO ...

Page 6

Functional Description (Continued) FIGURE 5. A Horizontal Expansion Scheme www.fairchildsemi.com FIGURE 6. A 31x16 FIFO Array 6 ...

Page 7

Functional Description (Continued) FIGURE 7. Serial Data Entry for Array of Figure 6 FIGURE 8. Serial Data Extraction for Array of Figure 6 7 www.fairchildsemi.com ...

Page 8

Functional Description (Continued) FIGURE 9. Final Position of a 496-Bit Serial Input FIGURE 10. Conceptual Diagram, Interlocking Circuitry www.fairchildsemi.com 8 ...

Page 9

Absolute Maximum Ratings Storage Temperature Ambient Temperature under Bias Junction Temperature under Bias V Pin Potential to Ground Pin CC Input Voltage (Note 2) Input Current (Note 5.0 mA Voltage Applied to Output in HIGH State ...

Page 10

AC Electrical Characteristics Symbol Parameter t Propagation Delay, PHL Negative-Going CPSI to IRF Output t Propagation Delay, PLH Negative-Going TTS to IRF t Propagation Delay, PLH t Negative-Going PHL CPSO to Q Output S t Propagation Delay, PLH t Positive-Going ...

Page 11

AC Electrical Characteristics Symbol Parameter t Propagation Delay, PLH Positive-Going OES to ORE t Propagation Delay, PLH Positive-Going IES to Positive-Going IRF t Propagation Delay, PLH MR to IRF t Propagation Delay, PHL MR to ORE t Propagation Delay, PZH ...

Page 12

AC Operating Requirements Symbol Parameter t (H) Setup Time, HIGH or LOW Negative CPSI (H) Hold Time, HIGH or LOW CPSI (L) Set-Time, LOW ...

Page 13

Timing Waveforms Conditions: stack not full, IES, PL LOW FIGURE 11. Serial Input, Unexpanded or Master Operation Conditions: stack not full, IES HIGH when initiated, PL LOW FIGURE 12. Serial Input, Expanded Slave Operation Conditions: data in stack, TOP HIGH, ...

Page 14

Timing Waveforms (Continued) Conditions: data in stack, TOP HIGH, IES HIGH when initiated FIGURE 14. Serial Output, Slave Operation Conditions: IES LOW when initiated, OE, CPSO LOW; data available in stack FIGURE 15. Parallel Output, 4-Bit Word or Master in ...

Page 15

Timing Waveforms (Continued) Conditions: stack not full, IES LOW when initialized FIGURE 17. Parallel Load Mode, 4-Bit Word (Unexpanded) or Master in Parallel Expansion Conditions: stack not full, device initialized (Note 3) with IES HIGH FIGURE 18. Parallel Load, Slave ...

Page 16

Physical Dimensions inches (millimeters) unless otherwise noted 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-010, 0.400 Wide Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at ...

Related keywords