HDMP-1636A Agilent Technologies, Inc., HDMP-1636A Datasheet

no-image

HDMP-1636A

Manufacturer Part Number
HDMP-1636A
Description
Manufacturer
Agilent Technologies, Inc.
Datasheet

Specifications of HDMP-1636A

Dc
05+
Case
QFP

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HDMP-1636A
Manufacturer:
AGILENT
Quantity:
1 000
Part Number:
HDMP-1636A
Manufacturer:
AVAGO
Quantity:
11
Part Number:
HDMP-1636A
Manufacturer:
TI
Quantity:
8
Part Number:
HDMP-1636A
Manufacturer:
AGILENT
Quantity:
20 000
Part Number:
HDMP-1636AG
Manufacturer:
AGILENT
Quantity:
20 000
Gigabit Ethernet and
Fibre Channel SerDes ICs
Technical Data
Features
• IEEE 802.3z Gigabit Ethernet
• ANSI x3.230-1994 Fibre
• Supports Serial Data Rates of
• Low Power Consumption,
• Transmitter and Receiver
• Three Package Sizes
• 10-Bit Wide Parallel TTL
• Single +3.3 V Power Supply
• 5-Volt Tolerant I/Os
• 2 kV ESD Protection on All
Applications
• 1250 MBd Gigabit Ethernet
• 1062.5 MBd Fibre Channel
• Mass Storage System I/O
• Work Station/Server I/O
• Backplane Serialization
• FC Interface for Disk Drives
Compatible
Channel Compatible (FC-O)
1062.5 MBd (Fibre Channel)
& 1250 MBd (Gigabit
Ethernet)
630 mW Typical
Functions Incorporated onto
a Single IC
Available:
– 10 mm TQFP (HDMP-T1636A)
– 10 mm PQFP (HDMP-1636A)
– 14 mm PQFP (HDMP-1646A)
Compatible I/Os
Pins
Interface
Interface
Channel
Channel
and Arrays
CAUTION: As with all semiconductor ICs, it is advised that normal static precautions be taken in handling and assembly
of this component to prevent damage and/or degradation which may be induced by electrostatic discharge (ESD).
Description
The HDMP-1636A/46A/T1636A
transceiver is a single integrated
circuit packaged in a plastic QFP
package. It provides a low-cost,
low-power physical layer solution
for 1250 MBd Gigabit Ethernet,
1062.5 MBd Fibre Channel, and
proprietary link interfaces. It
provides complete Serialize/
Deserialize (SerDes) for copper
transmission, incorporating the
Gigabit Ethernet/Fibre Channel
transmit and receive functions
into a single device.
This chip is used to build a high
speed interface (as shown in
Figure 1) while minimizing board
space, power and cost. It is
compatible with the IEEE 802.3z
specification.
The transmitter section accepts
10-bit wide parallel TTL data and
serializes this data into a high
speed serial data stream. The
parallel data is expected to be
“8B/10B” encoded data, or equiv-
alent. This parallel data is latched
into the input register of the
transmitter section on the rising
edge of the reference clock (used
as the transmit byte clock). A
1062.5 MHz reference clock is
used in Fibre Channel operation,
whereas a 125 MHz reference
clock is used in Gigabit Ethernet
operation.
HDMP-1636A Transceiver
HDMP-1646A Transceiver
HDMP-T1636A Transceiver
The transmitter section’s PLL
locks to the user supplied
reference byte clock. This clock
is then multiplied by 10 to gener-
ate the high speed serial clock
used to generate the high speed
output. The high speed outputs
are capable of interfacing directly
to copper cables for electrical
transmission or to a separate
fiber optic module for optical
transmission.
The receiver section accepts a
serial electrical data stream at
1062.5 MBd or 1250 MBd and
recovers the original 10-bit wide
parallel data. The receiver PLL
locks onto the incoming serial
signal and recovers the high
speed serial clock and data. The
serial data is converted back into
10-bit parallel data, recognizing
the 8B/10B comma character to
establish byte alignment.

Related parts for HDMP-1636A

HDMP-1636A Summary of contents

Page 1

... Transmitter and Receiver Functions Incorporated onto a Single IC • Three Package Sizes Available: – TQFP (HDMP-T1636A) – PQFP (HDMP-1636A) – PQFP (HDMP-1646A) • 10-Bit Wide Parallel TTL Compatible I/Os • Single +3.3 V Power Supply • 5-Volt Tolerant I/Os • ESD Protection on All ...

Page 2

... PROTOCOL DEVICE RBC0 RBC1 BYTSYNC REFCLK ENBYTSYNC Figure 1. Typical Application Using the HDMP-1636A/1646A/T1636A. DATA BYTE FRAME TX[0-9] MUX TX TXCAP0 PLL/CLOCK TXCAP1 GENERATOR REFCLK RXCAP0 RXCAP1 RBC0 RBC1 FRAME DATA BYTE DEMUX RX[0-9] AND BYTE SYNC BYTSYNC ENBYTSYNC Figure 2. HDMP-1636A/1646A/T1636A Transceiver Block Diagram. ...

Page 3

... This may be useful in proprietary applications which use alternative methods to align the parallel data. HDMP-1636A/1646A/ T1636A Block Diagram The HDMP-1636A/1646A/ T1636A was designed to transmit and receive 10-bit wide parallel data over a single high-speed line. The parallel data applied to the transmitter is expected to be 8B/10B encoded ...

Page 4

... SYNC block is responsible for restoring the 10-bit parallel data from the high speed serial bit stream. This block is also responsible for recognizing the comma character (or a K28.5 character) of positive disparity (0011111xxx). When recognized, HDMP-1636A/1646A/T1636A (Transmitter Section) – Gigabit Ethernet Timing Characteristics + 3. 3. Symbol ...

Page 5

... HDMP-1636/1646A/T1636A (Transmitter Section) – Fibre Channel Timing Characteristics Symbol Parameter t Setup Time setup t Hold Time hold [2] t_txlat Transmitter Latency Notes: 1. Device tested and characterized under T 2. The transmitter latency, as shown in Figure 4, is defined as the time between the latching in of the parallel data word (as triggered by the rising edge of the transmit byte clock, REFCLK) and the transmission of the first serial bit of that parallel word (defined by the rising edge of the first bit transmitted) ...

Page 6

... HDMP-1636A/1646A/T1636A (Receiver Section) – Gigabit Ethernet Timing Characteristics + 3. 3. Symbol [1,2] b_sync Bit Sync Time f_lock Frequency Lock at Powerup t Time Data Valid Before Rising Edge of RBC valid_before t Time Data Valid After Rising Edge of RBC valid_after t RBC Duty Cycle duty A-B [3] t Rising Edge Time Difference between ...

Page 7

RBC1 RX[0]-RX[9] K28.5 BYTSYNC RBC0 Figure 5. Receiver Section Timing. DATA BYTE C ± DIN RX[0]-RX[9] RBC1/0 Figure 6. Receiver Latency. DATA DATA DATA DATA BYTE ...

Page 8

... Max. 124.0 126.0 Guaranteed Operating Rates – Fibre Channel + 3. 3. Parallel Clock Rate (MHz) Min. Max. 106.20 106.30 HDMP-1636A/1646A/T1636A (TRx) Transceiver Reference Clock Requirements + 3. 3. Symbol Parameter f Nominal Frequency (for Gigabit Ethernet Compliance) f Nominal Frequency (for Fibre Channel Compliance) F Frequency Tolerance ...

Page 9

... HDMP-1636A/1646A/T1636A (TRx) DC Electrical Specifications + 3. 3. Symbol V TTL Input High Voltage Level, Guaranteed High Signal IH,TTL for All Inputs V TTL Input Low Voltage Level, Guaranteed Low Signal for IL,TTL All Inputs V TTL Output High Voltage Level, I OH,TTL V TTL Output Low Voltage Level, I ...

Page 10

... Output Peak-to-Peak Differential Voltage specified as DOUT+ minus DOUT-. a. Differential HS_OUT Output (Dout+ Minus Dout-). b. Single-Ended HS_OUT Output (Dout+). Eye Diagrams of the High-Speed Serial Outputs from the HDMP-1636A/1646A/T1636A as Captured on the 83480A Digital Communications Analyzer. Tested with PRBS = 2 Figure 7. Transmitter DOUT Eye Diagrams. ...

Page 11

... 3.45 volts. CC resistors and receiver TTL outputs driving 10 pF loads. for these devices is 56 C/Watt for the HDMP-1636A and measured on a standard 3x3" FR4 PCB in a still air environment. To determine ...

Page 12

... I-TTL Input TTL, Floats High When Left Open O-TTL Output TTL HS_OUT High Speed Output, ECL Compatible HS_IN High Speed Input C External Circuit Node S Power Supply or Ground HDMP-1636A/46A/T1636A (TRx) Pin Input Capacitance Symbol C Input Capacitance on TTL Input Pins INPUT O_TTL V _RXTTL ...

Page 13

... TO CONFORM WITH THE X3T11 "10-BIT SPECIFICATION," AND TO HELP DISSIPATE HEAT. *GND: THIS PIN IS BONDED TO AN ISOLATED PAD AND HAS NO FUNCTIONALITY. HOWEVER RECOMMENDED THAT THIS PIN BE CONNECTED TO GND IN ORDER TO CONFORM WITH THE X3T11 "10-BIT SPECIFICATION," AND TO HELP DISSIPATE HEAT. Figure 11. HDMP-1636A/1646A/T1636A (TRx) Package Layout and Marking, Top View ...

Page 14

TRx I/O Definition Name Pin Type BYTSYNC 47 O-TTL Byte Sync Output: An active high output. Used to indicate detection of a comma character (0011111XXX only active when ENBYTSYNC is enabled. -DIN 52 HS_IN Serial Data Inputs: High-speed ...

Page 15

TRx I/O Definition (cont’d.) Name Pin Type RX[0] 45 O-TTL RX[1] 44 RX[2] 43 RX[3] 41 RX[4] 40 RX[5] 39 RX[6] 38 RX[7] 36 RX[8] 35 RX[9] 34 RXCAP0 48 C RXCAP1 49 SIG_DET 26 O-TTL TX[0] 2 I-TTL TX[1] ...

Page 16

... The PLL capacitors are placed physically close to the appropriate pins on the HDMP-1636A/1646A/ T1636A. Keeping the lines short will prevent them from picking up stray noise from surrounding lines or components. ...

Page 17

... TOLERANCE ± 0.10 ± 0.25 ± 0.05 BASIC + 0.15/ ALL DIMENSIONS ARE IN MILLIMETERS. PART NUMBER D1/E1 HDMP-T1636A TOLERANCE ± 0.20 ± 0.20 ± 0.05 Figure 13. Mechanical Dimensions of HDMP-1636A/1646A/T1636A. Details Plastic 85% Tin, 15% Lead 300-800 m HDMP-1636A 0.08 mm max HDMP-T1636A 0.08 mm max HDMP-1646A 0.10 mm max ...

Page 18

... Data subject to change. Copyright © 2000 Agilent Technologies, Inc. Obsoletes 5967-6245E 5968-3339E (4/00) ...

Related keywords