IS61LPS102418A-250TQ Integrated Silicon Solution, IS61LPS102418A-250TQ Datasheet

no-image

IS61LPS102418A-250TQ

Manufacturer Part Number
IS61LPS102418A-250TQ
Description
Manufacturer
Integrated Silicon Solution
Datasheet
256K x 72, 512K x 36, 1024K x 18
18Mb SYNCHRONOUS PIPELINED,
SINGLE CYCLE DESELECT STATIC RAM
FEATURES
• Internal self-timed write cycle
• Individual Byte Write Control and Global Write
• Clock controlled, registered address, data and
• Burst sequence control using MODE input
• Three chip enable option for simple depth
• Common data inputs and data outputs
• Auto Power-down during deselect
• Single cycle deselect
• Snooze MODE for reduced-power standby
• JTAG Boundary Scan for PBGA package
• Power Supply
• JEDEC 100-Pin TQFP, 119-ball PBGA, 165-ball
• Lead-free available
FAST ACCESS TIME
Integrated Silicon Solution, Inc. — 1-800-379-4774
Rev. D
02/11/05
Copyright © 2005 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability
arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any
published information and before placing orders for products.
IS61VPS25672A IS61LPS25672A
IS61VPS51236A IS61LPS51236A
IS61VPS102418A IS61LPS102418A
control
expansion and address pipelining
LPS: V
VPS: V
PBGA, and 209-ball (x72) packages
Symbol
t
t
KQ
KC
DD
DD
3.3V + 5%, V
2.5V + 5%, V
Parameter
Clock Access Time
Cycle Time
Frequency
DDQ
DDQ
3.3V/2.5V + 5%
2.5V + 5%
250
250
DESCRIPTION
The
and IS61LPS/VPS25672A are high-speed, low-power syn-
chronous static RAMs designed to provide burstable, high-
performance memory for communication and networking
applications. The IS61LPS/VPS51236A is organized as
524,288 words by 36 bits, the IS61LPS/VPS102418A is
organized as 1,048,576 words by 18 bits, and the IS61LPS/
VPS25672A is organized as 262,144 words by 72 bits.
Fabricated with
device integrates a 2-bit burst counter, high-speed SRAM
core, and high-drive capability outputs into a single mono-
lithic circuit. All synchronous inputs pass through regis-
ters controlled by a positive-edge-triggered single clock
input.
Write cycles are internally self-timed and are initiated by
the rising edge of the clock input. Write cycles can be one
to four bytes wide as controlled by the write control inputs.
Separate byte enables allow individual bytes to be written.
The byte write operation is performed by using the byte
write enable (BWE) input combined with one or more
individual byte write signals (BWx). In addition, Global
Write (GW) is available for writing all bytes at one time,
regardless of the byte write controls.
Bursts can be initiated with either ADSP (Address Status
Processor) or ADSC (Address Status Cache Controller)
input pins. Subsequent burst addresses can be generated
internally and controlled by the ADV (burst address
advance) input pin.
The mode pin is used to select the burst sequence order,
Linear burst is achieved when this pin is tied LOW.
Interleave burst is achieved when this pin is tied HIGH or
left floating.
2.6
4
ISSI
IS61LPS/VPS51236A, IS61LPS/VPS102418A,
ISSI
's advanced CMOS technology, the
200
200
3.1
5
ISSI
FEBRUARY 2005
Units
MHz
ns
ns
®
1

Related parts for IS61LPS102418A-250TQ

IS61LPS102418A-250TQ Summary of contents

Page 1

... IS61VPS25672A IS61LPS25672A IS61VPS51236A IS61LPS51236A IS61VPS102418A IS61LPS102418A 256K x 72, 512K x 36, 1024K x 18 18Mb SYNCHRONOUS PIPELINED, SINGLE CYCLE DESELECT STATIC RAM FEATURES • Internal self-timed write cycle • Individual Byte Write Control and Global Write • Clock controlled, registered address, data and control • ...

Page 2

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A BLOCK DIAGRAM CLK ADV ADSC ADSP 19/ BWE BW(a-h) x18: a,b x36: a-d x72: a-h CE CE2 CE2 OE 2 MODE A0 CLK BINARY COUNTER A1 CLR 17/18 19/ ADDRESS REGISTER CE CLK 36 DQ(a-h) BYTE WRITE REGISTERS CLK 2/4/8 INPUT D Q REGISTERS ...

Page 3

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A 165-PIN BGA 165-Ball, 13x15 mm BGA 1mm Ball Pitch, 11x15 Ball Array BOTTOM VIEW 209-BALL BGA 209-Ball BGA 1 mm Ball Pitch Ball Array BOTTOM VIEW Integrated Silicon Solution, Inc. — 1-800-379-4774 Rev. D 02/11/05 ISSI ...

Page 4

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A PIN CONFIGURATION — 256K X 72, 209-Ball PBGA (TOP VIEW DQg DQg A BWc B DQg DQg C BWh DQg DQg D DQg DQg VSS E DQPg DQPc V DDQ F DQc DQc VSS G DQc DQc V DDQ H DQc DQc VSS J DQc ...

Page 5

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A 119 BGA PACKAGE PIN CONFIGURATION DDQ DQc DQPc E DQc DQc F V DQc DDQ BWc G DQc DQc H DQc DQc DDQ DD K DQd DQd BWd L DQd DQd M V DQd DDQ N DQd ...

Page 6

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A 119 BGA PACKAGE PIN CONFIGURATION 1M 18 (TOP VIEW DDQ DQb DQb DDQ G NC DQb H DQb DDQ DQb L DQb DQb DDQ N DQb DQPb ...

Page 7

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A 165 PBGA PACKAGE PIN CONFIGURATION 512K 36 (TOP VIEW CE2 C DQPc NC V DDQ D DQc DQc V DDQ E DQc DQc V DDQ F DQc DQc V DDQ G DQc DQc V DDQ H NC Vss NC J DQd DQd V DDQ ...

Page 8

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A 165 PBGA PACKAGE PIN CONFIGURATION 1M 18 (TOP VIEW CE2 DDQ D NC DQb V DDQ E NC DQb V DDQ F NC DQb V DDQ G NC DQb V DDQ H NC Vss NC J DQb NC V DDQ ...

Page 9

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A PIN CONFIGURATION 100 DQPc 1 DQc 2 3 DQc VDDQ 4 5 VSS 6 DQc 7 DQc 8 DQc DQc 9 10 VSS VDDQ 11 12 DQc DQc VDD VSS DQd ...

Page 10

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A PIN CONFIGURATION 100-PIN TQFP 100 VDDQ 4 VSS DQb 9 DQb 10 VSS 11 VDDQ 12 DQb 13 DQb NC 14 VDD VSS 17 18 DQb 19 DQb ...

Page 11

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A TRUTH TABLE (1-8) (3CE option) OPERATION ADDRESS Deselect Cycle, Power-Down None Deselect Cycle, Power-Down None Deselect Cycle, Power-Down None Deselect Cycle, Power-Down None Deselect Cycle, Power-Down None Snooze Mode, Power-Down None Read Cycle, Begin Burst External ...

Page 12

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A TRUTH TABLE (1-8) (1CE option) NEXT CYCLE Deselected Read, Begin Burst Read, Begin Burst Write, Begin Burst Read, Begin Burst Read, Begin Burst Read, Continue Burst Read, Continue Burst Read, Continue Burst Read, Continue Burst Write, Continue Burst ...

Page 13

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A INTERLEAVED BURST ADDRESS TABLE (MODE = V External Address 1st Burst Address LINEAR BURST ADDRESS TABLE (MODE = VSS) A1', A0' = 1,1 ABSOLUTE MAXIMUM RATINGS Symbol Parameter T Storage Temperature STG P Power Dissipation D I Output Current (per I/O) ...

Page 14

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A OPERATING RANGE (IS61LPSXXXXX) Range Ambient Temperature Commercial 0°C to +70°C Industrial –40°C to +85°C OPERATING RANGE (IS61VPSXXXXX) Range Ambient Temperature Commercial 0°C to +70°C Industrial –40°C to +85°C DC ELECTRICAL CHARACTERISTICS Symbol Parameter V Output HIGH Voltage ...

Page 15

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A (1,2) CAPACITANCE Symbol Parameter C Input Capacitance IN C Input/Output Capacitance OUT Notes: 1. Tested initially and after any design or process changes that may affect these parameters. 2. Test conditions 25° MHz 3.3V I/O AC TEST CONDITIONS Parameter Input Pulse Level ...

Page 16

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A 2.5V I/O AC TEST CONDITIONS Parameter Input Pulse Level Input Rise and Fall Times Input and Output Timing and Reference Level Output Load 2.5 I/O OUTPUT LOAD EQUIVALENT Z = 50Ω O Output Figure 3 16 Unit 0V to 2.5V 1.5 ns 1.25V See Figures 3 and 4 2.5V OUTPUT 50Ω ...

Page 17

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A READ/WRITE CYCLE SWITCHING CHARACTERISTICS Symbol Parameter f Clock Frequency MAX t Cycle Time KC t Clock High Time KH t Clock Low Time KL t Clock Access Time KQ (2) t Clock High to Output Invalid KQX (2,3) t Clock High to Output Low-Z KQLZ t (2,3) ...

Page 18

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A READ/WRITE CYCLE TIMING CLK ADSP t ADSC ADV Address RD1 BWE BWx t t CES CEH CES CEH CE2 t t CES CEH CE2 t OEQ OE t OELZ High-Z DATA OUT ...

Page 19

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A WRITE CYCLE TIMING CLK ADSP ADSC ADV must be inactive for ADSP Write ADV Address WR1 BWE t WS BWx WR1 t t CES CEH CES CEH CE2 t t CES ...

Page 20

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A SNOOZE MODE ELECTRICAL CHARACTERISTICS Symbol Parameter I Current during SNOOZE MODE active to input ignored PDS t ZZ inactive to input sampled PUS t ZZ active to SNOOZE current ZZI t ZZ inactive to exit SNOOZE current RZZI SNOOZE MODE TIMING ...

Page 21

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A IEEE 1149.1 SERIAL BOUNDARY SCAN (JTAG) The IS61LPS/VPSxxxxxx products have a serial boundary scan Test Access Port (TAP) in the PBGA package only. (The TQFP package not available.) This port operates in accordance with IEEE Standard 1149.1-1900, but does not include all functions required for full 1149 ...

Page 22

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A TEST DATA OUT (TDO) The TDO output pin is used to serially clock data-out from the registers. The output is active depending on the current state of the TAP state machine (see TAP Controller State Diagram). The output changes on the falling edge of TCK and TDO is connected to the Least Significant Bit (LSB) of any register ...

Page 23

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A TAP INSTRUCTION SET Eight instructions are possible with the three-bit instruction register and all combinations are listed in the Instruction Code table. Three instructions are listed as RESERVED and should not be used and the other five instructions are described below ...

Page 24

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A INSTRUCTION CODES Code Instruction 000 EXTEST 001 IDCODE 010 SAMPLE-Z 011 RESERVED 100 SAMPLE/PRELOAD 101 RESERVED 110 RESERVED 111 BYPASS TAP CONTROLLER STATE DIAGRAM Test Logic Reset 1 Run Test/Idle 0 24 Description Captures the Input/Output ring contents. Places the boundary scan register between the TDI and TDO ...

Page 25

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A TAP Electrical Characteristics Over the Operating Range Symbol Parameter V Output HIGH Voltage OH1 V Output HIGH Voltage OH2 V Output LOW Voltage OL1 V Output LOW Voltage OL2 V Input HIGH Voltage IH V Input LOW Voltage IL I Input Leakage Current ...

Page 26

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A TAP AC TEST CONDITIONS (2.5V/3.3V) Input pulse levels Input rise and fall times Input timing reference levels Output reference levels Test load termination supply voltage Vtrig TAP TIMING 1 t THTH TCK t TMS t TDI TDO 26 TAP Output Load Equivalent ...

Page 27

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A 209 BOUNDARY SCAN ORDER (256K X 72) Integrated Silicon Solution, Inc. — 1-800-379-4774 Rev. D 02/11/05 ISSI ® 27 ...

Page 28

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A 165 PBGA BOUNDARY SCAN ORDER (x 36) Signal Bump Bit # Name ID Bit # 1 MODE 11P 10P 10R 11R 11H 31 12 DQa ...

Page 29

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A 165 PBGA BOUNDARY SCAN ORDER (x 18) Signal Bump Bit # Name ID Bit # 1 MODE 11P 10P 10R 11R 11H 11N ...

Page 30

... IS61LPS102418A-250B2 IS61LPS102418A-250B3 IS61LPS102418A-200TQ IS61LPS102418A-200B2 IS61LPS102418A-200B3 IS61LPS25672A-250B1 Order Part Number IS61LPS51236A-250TQI IS61LPS51236A-250B2I IS61LPS51236A-250B3I IS61LPS51236A-200TQI IS61LPS51236A-200TQLI IS61LPS51236A-200B2I IS61LPS51236A-200B3I IS61LPS51236A-200B3LI IS61LPS102418A-250TQI IS61LPS102418A-250B2I IS61LPS102418A-250B3I IS61LPS102418A-200TQI IS61LPS102418A-200B2I IS61LPS102418A-200B3I IS61LPS25672A-250B1I Integrated Silicon Solution, Inc. — 1-800-379-4774 ISSI ® Package 100 TQFP 119 PBGA 165 PBGA 100 TQFP ...

Page 31

... IS61VPS25672A, IS61LPS25672A IS61VPS51236A, IS61LPS51236A, IS61VPS102418A, IS61LPS102418A ORDERING INFORMATION (2.5V core/2.5V I/O) Commercial Range: 0°C to +70°C Configuration Frequency 512Kx36 250 200 1Mx18 250 200 256Kx72 250 Industrial Range: -40°C to +85°C Configuration Frequency 512Kx36 250 200 1Mx18 250 200 256Kx72 250 Integrated Silicon Solution, Inc. — 1-800-379-4774 Rev ...

Page 32

... BSC Copyright © 2003 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products. Integrated Silicon Solution, Inc. — ...

Page 33

... Copyright © 2003 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products. Integrated Silicon Solution, Inc. — ...

Page 34

... E 15.90 16.10 0.626 0.634 E1 13.90 14.10 0.547 0.555 e 0.65 BSC 0.026 BSC L 0.45 0.75 0.018 0.030 L1 1.00 REF. 0.039 REF Integrated Silicon Solution, Inc. — 1-800-379-4774 PK13197LQ Rev. D 05/08/ Millimeters Inches Max Min Max Min 128 0.063 — 1.60 — 0.05 0.15 0.002 0.006 1.35 1.45 0.053 0.057 ...

Related keywords