AD9650 Analog Devices, AD9650 Datasheet - Page 10

no-image

AD9650

Manufacturer Part Number
AD9650
Description
16-bit, 25 MSPS/65 MSPS/80 MSPS/105 MSPS Analog-to-Digital Converter
Manufacturer
Analog Devices
Datasheet

Specifications of AD9650

Resolution (bits)
16bit
# Chan
2
Sample Rate
105MSPS
Interface
LVDS,Par
Analog Input Type
Diff-Bip
Ain Range
(2Vref) p-p,2.7 V p-p
Adc Architecture
Pipelined
Pkg Type
CSP

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9650BCPZ-105
Manufacturer:
SYNERGY
Quantity:
200
Part Number:
AD9650BCPZ-105
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD9650BCPZ-25
Manufacturer:
ROCKCHIP
Quantity:
10 000
Part Number:
AD9650BCPZ-25
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD9650BCPZ-65
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD9650
ABSOLUTE MAXIMUM RATINGS
Table 6.
Parameter
Electrical
Environmental
1
Stresses above those listed under Absolute Maximum Ratings
may cause permanent damage to the device. This is a stress
rating only; functional operation of the device at these or any
other conditions above those indicated in the operational
section of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect
device reliability.
The inputs and outputs are rated to the supply voltage (AVDD or DRVDD) +
0.2 V but should not exceed 2.1 V.
AVDD to AGND
DRVDD to AGND
VIN+A/VIN+B, VIN−A/VIN−B to AGND
CLK+, CLK− to AGND
SYNC to AGND
VREF to AGND
SENSE to AGND
VCM to AGND
RBIAS to AGND
CSB to AGND
SCLK/DFS to AGND
SDIO/DCS to AGND
OEB
PDWN
D0A/D0B Through D15A/D15B to
DCOA/DCOB to AGND
Operating Temperature Range
Maximum Junction Temperature
Storage Temperature Range
AGND
(Ambient)
Under Bias
(Ambient)
1
Rating
−0.3 V to +2.0 V
−0.3 V to +2.0 V
−0.3 V to AVDD + 0.2 V
−0.3 V to AVDD + 0.2 V
−0.3 V to AVDD + 0.2 V
−0.3 V to AVDD + 0.2 V
−0.3 V to AVDD + 0.2 V
−0.3 V to AVDD + 0.2 V
−0.3 V to AVDD + 0.2 V
−0.3 V to DRVDD + 0.2 V
−0.3 V to DRVDD + 0.2 V
−0.3 V to DRVDD + 0.2 V
−0.3 V to DRVDD + 0.2 V
−0.3 V to DRVDD + 0.2 V
−0.3 V to DRVDD + 0.2 V
−0.3 V to DRVDD + 0.2 V
−40°C to +85°C
150°C
−65°C to +150°C
Rev. A | Page 10 of 44
THERMAL CHARACTERISTICS
The exposed paddle must be soldered to the ground plane for
the LFCSP package. Soldering the exposed paddle to the PCB
increases the reliability of the solder joints and maximizes the
thermal capability of the package.
Typical θ
plane. As shown in Table 7, airflow improves heat dissipation,
which reduces θ
package leads from metal traces, through holes, ground, and
power planes reduces θ
Table 7. Thermal Resistance
Package Type
64-Lead LFCSP
(CP-64-6)
1
2
3
4
ESD CAUTION
Per JEDEC 51-7, plus JEDEC 25-5 2S2P test board.
Per JEDEC JESD51-2 (still air) or JEDEC JESD51-6 (moving air).
Per MIL-STD 883, Method 1012.1.
Per JEDEC JESD51-8 (still air).
JA
is specified for a 4-layer PCB with a solid ground
JA
. In addition, metal in direct contact with the
Airflow
Velocity (m/sec)
0
1.0
2.5
JA
.
θ
18.5
16.1
14.5
JA
1, 2
θ
1.0
JC
Data Sheet
1, 3
θ
9.2
JB
1, 4
Unit
°C/W
°C/W
°C/W

Related parts for AD9650