LPC2478 NXP Semiconductors, LPC2478 Datasheet - Page 33

no-image

LPC2478

Manufacturer Part Number
LPC2478
Description
NXP Semiconductors designed the LPC2478 microcontroller, powered by theARM7TDMI-S core, to be a highly integrated microcontroller for a wide range ofapplications that require advanced communications and high quality graphic displays
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2478
Manufacturer:
NXP
Quantity:
10 000
Part Number:
LPC2478-STK-MICTOR
Manufacturer:
Olimex Ltd.
Quantity:
135
Part Number:
LPC2478FBD
Manufacturer:
NXP
Quantity:
17
Part Number:
LPC2478FBD208
Manufacturer:
NXP
Quantity:
5 000
Part Number:
LPC2478FBD208
Manufacturer:
NXP/44
Quantity:
99
Part Number:
LPC2478FBD208
Manufacturer:
NXP
Quantity:
2 333
Part Number:
LPC2478FBD208
Manufacturer:
NXP
Quantity:
5
Part Number:
LPC2478FBD208
0
Company:
Part Number:
LPC2478FBD208
Quantity:
1 200
Part Number:
LPC2478FBD208,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
LPC2478FBD208,551
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
LPC2478FBD208K
Manufacturer:
NXP/恩智浦
Quantity:
3 000
Part Number:
LPC2478FET208
0
Part Number:
LPC2478FET208,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
LPC2478
Product data sheet
7.8.1 Features
7.8 General purpose DMA controller
Note: Synchronous static memory devices (synchronous burst mode) are not supported.
The GPDMA is an AMBA AHB compliant peripheral allowing selected LPC2478
peripherals to have DMA support.
The GPDMA enables peripheral-to-memory, memory-to-peripheral,
peripheral-to-peripheral, and memory-to-memory transactions. Each DMA stream
provides unidirectional serial DMA transfers for a single source and destination. For
example, a bidirectional port requires one stream for transmit and one for receive. The
source and destination areas can each be either a memory region or a peripheral, and
can be accessed through the AHB master.
– Asynchronous page mode read
– Programmable Wait States
– Bus turnaround delay
– Output enable and write enable delays
– Extended wait
Four chip selects for synchronous memory and four chip selects for static memory
devices.
Power-saving modes dynamically control CKE and CLKOUT to SDRAMs.
Dynamic memory self-refresh mode controlled by software.
Controller supports 2048 (A0 to A10), 4096 (A0 to A11), and 8192 (A0 to A12) row
address synchronous memory parts. That is typical 512 MB, 256 MB, and 128 MB
parts, with 4, 8, 16, or 32 data bits per device.
Separate reset domains allow auto-refresh through a chip reset if desired.
Two DMA channels. Each channel can support a unidirectional transfer.
The GPDMA can transfer data between the 16 kB SRAM, external memory, and
peripherals such as the SD/MMC, two SSPs, and the I
Single DMA and burst DMA request signals. Each peripheral connected to the
GPDMA can assert either a burst DMA request or a single DMA request. The DMA
burst size is set by programming the GPDMA.
Memory-to-memory, memory-to-peripheral, peripheral-to-memory, and
peripheral-to-peripheral transfers.
Scatter or gather DMA is supported through the use of linked lists. This means that
the source and destination areas do not have to occupy contiguous areas of memory.
Hardware DMA channel priority. Each DMA channel has a specific hardware priority.
DMA channel 0 has the highest priority and channel 1 has the lowest priority. If
requests from two channels become active at the same time, the channel with the
highest priority is serviced first.
AHB slave DMA programming interface. The GPDMA is programmed by writing to the
DMA control registers over the AHB slave interface.
All information provided in this document is subject to legal disclaimers.
Rev. 3 — 12 September 2011
Single-chip 16-bit/32-bit microcontroller
2
S interface.
LPC2478
© NXP B.V. 2011. All rights reserved.
33 of 93

Related parts for LPC2478