STM32F103VF STMicroelectronics, STM32F103VF Datasheet - Page 34

no-image

STM32F103VF

Manufacturer Part Number
STM32F103VF
Description
Mainstream Performance line, ARM Cortex-M3 MCU with 768 Kbytes Flash, 72MHz CPU, motor control, USB and CAN
Manufacturer
STMicroelectronics
Datasheet

Specifications of STM32F103VF

Conversion Range
0 to 3.6 V
Supported Peripherals
timers, ADCs, DAC, SDIO, I2Ss, SPIs, I2Cs and USARTs
Systick Timer
a 24-bit downcounter

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STM32F103VFT6
Manufacturer:
STMicroelectronics
Quantity:
135
Part Number:
STM32F103VFT6
Manufacturer:
NXP
Quantity:
12 000
Part Number:
STM32F103VFT6
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
STM32F103VFT6
Manufacturer:
STM
Quantity:
2
Part Number:
STM32F103VFT6
Manufacturer:
ST
0
Part Number:
STM32F103VFT6
Manufacturer:
ST
Quantity:
120
Part Number:
STM32F103VFT6
Manufacturer:
ST
Quantity:
20 000
Part Number:
STM32F103VFT6
0
Part Number:
STM32F103VFT6TR
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
STM32F103VFT6TR
Manufacturer:
ST
0
Pinouts and pin descriptions
Table 5.
1. I = input, O = output, S = supply.
2. FT = 5 V tolerant.
3. Function availability depends on the chosen device.
4. If several peripherals share the same I/O pin, to avoid conflict between these alternate functions only one peripheral should
5. PC13, PC14 and PC15 are supplied through the power switch. Since the switch only sinks a limited amount of current (3
6. Main function after the first backup domain power-up. Later on, it depends on the contents of the Backup registers even
7. For the LQFP64 package, the pins number 5 and 6 are configured as OSC_IN/OSC_OUT after reset, however the
8. This alternate function can be remapped by software to some other port pins (if available on the used package). For more
9. For devices delivered in LQFP64 packages, the FSMC function is not available.
34/120
D5 60 94 138
C5 61 95 139
B5 62 96 140
A5
A4
E5 63 99 143
F5 64 100 144
be enabled at a time through the peripheral clock enable bit (in the corresponding RCC peripheral clock enable register).
mA), the use of GPIOs PC13 to PC15 in output mode is limited: the speed should not exceed 2 MHz with a maximum load
of 30 pF and these IOs must not be used as a current source (e.g. to drive an LED).
after reset (because these registers are not reset by the main reset). For details on how to manage these IOs, refer to the
Battery backup domain and BKP register description sections in the STM32F10xxx reference manual, available from the
STMicroelectronics website: www.st.com.
functionality of PD0 and PD1 can be remapped by software on these pins. For the LQFP100 and LQFP144/BGA144
packages, PD0 and PD1 are available by default, so there is no need for remapping. For more details, refer to Alternate
function I/O and debug configuration section in the STM32F10xxx reference manual.
details, refer to the Alternate function I/O and debug configuration section in the STM32F10xxx reference manual,
available from the STMicroelectronics website: www.st.com.
Pins
-
-
97 141
98 142
STM32F103xF and STM32F103xG pin definitions (continued)
Pin name
BOOT0
V
V
PB8
PB9
PE0
PE1
DD_3
SS_3
I/O FT
I/O FT
I/O FT
I/O FT
S
S
I
Doc ID 16554 Rev 3
(after reset)
function
BOOT0
V
V
Main
PB8
PB9
PE0
PE1
DD_3
SS_3
(3)
TIM4_ETR / FSMC_NBL0
TIM4_CH3
TIM4_CH4
FSMC_NBL1
TIM10_CH1
TIM11_CH1
Default
(8)
(8)
Alternate functions
/ SDIO_D4 /
/ SDIO_D5 /
STM32F103xF, STM32F103xG
(4)
I2C1_SDA /
I2C1_SCL/
CAN_RX
CAN_TX
Remap

Related parts for STM32F103VF