STM32F100RB STMicroelectronics, STM32F100RB Datasheet - Page 19

no-image

STM32F100RB

Manufacturer Part Number
STM32F100RB
Description
Mainstream Value line, ARM Cortex-M3 MCU with 128 Kbytes Flash, 24 MHz CPU, motor control and CEC functions
Manufacturer
STMicroelectronics
Datasheet

Specifications of STM32F100RB

Peripherals Supported
timers, ADC, SPIs, I2Cs, USARTs and DACs
Conversion Range
0 to 3.6 V
16-bit, 6-channel Advanced-control Timer
up to 6 channels for PWM output, dead time generation and emergency stop
Systick Timer
24-bit downcounter

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STM32F100RB
Manufacturer:
ST
0
Part Number:
STM32F100RBH6
Manufacturer:
ST
0
Part Number:
STM32F100RBH6B
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
STM32F100RBH6B
Manufacturer:
ST
0
Part Number:
STM32F100RBH6BTR
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
STM32F100RBT6
Manufacturer:
ST
Quantity:
20 000
Part Number:
STM32F100RBT6B
Manufacturer:
STMicroelectronics
Quantity:
1 500
Part Number:
STM32F100RBT6B
Manufacturer:
ST
Quantity:
310
Part Number:
STM32F100RBT6B
Manufacturer:
ST
Quantity:
20 000
Part Number:
STM32F100RBT6B
Manufacturer:
ST
Quantity:
8 722
Part Number:
STM32F100RBT6B
0
Part Number:
STM32F100RBT6BTR
Manufacturer:
ST
Quantity:
20 000
STM32F100x4, STM32F100x6, STM32F100x8, STM32F100xB
2.2.16
2.2.17
Their counters can be frozen in debug mode.
Basic timers TIM6 and TIM7
These timers are mainly used for DAC trigger generation. They can also be used as a
generic 16-bit time base.
Independent watchdog
The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is
clocked from an independent 40 kHz internal RC and as it operates independently from the
main clock, it can operate in Stop and Standby modes. It can be used as a watchdog to
reset the device when a problem occurs, or as a free running timer for application timeout
management. It is hardware or software configurable through the option bytes. The counter
can be frozen in debug mode.
Window watchdog
The window watchdog is based on a 7-bit downcounter that can be set as free running. It
can be used as a watchdog to reset the device when a problem occurs. It is clocked from the
main clock. It has an early warning interrupt capability and the counter can be frozen in
debug mode.
SysTick timer
This timer is dedicated for OS, but could also be used as a standard down counter. It
features:
I
The I²C bus interface can operate in multimaster and slave modes. It can support standard
and fast modes.
It supports dual slave addressing (7-bit only) and both 7/10-bit addressing in master mode.
A hardware CRC generation/verification is embedded.
The interface can be served by DMA and it supports SM Bus 2.0/PM Bus.
Universal synchronous/asynchronous receiver transmitter (USART)
The STM32F100xx value line embeds three universal synchronous/asynchronous receiver
transmitters (USART1, USART2 and USART3).
The available USART interfaces communicate at up to 3 Mbit/s. They provide hardware
management of the CTS and RTS signals, they support IrDA SIR ENDEC, the
multiprocessor communication mode, the single-wire half-duplex communication mode and
have LIN Master/Slave capability.
The USART interfaces can be served by the DMA controller.
²
C bus
A 24-bit down counter
Autoreload capability
Maskable system interrupt generation when the counter reaches 0.
Programmable clock source
Doc ID 16455 Rev 6
Description
19/87

Related parts for STM32F100RB