STM8S207RB STMicroelectronics, STM8S207RB Datasheet - Page 48

no-image

STM8S207RB

Manufacturer Part Number
STM8S207RB
Description
Performance line, 24 MHz STM8S 8-bit MCU, up to 128 Kbytes Flash, integrated EEPROM
Manufacturer
STMicroelectronics
Datasheet

Specifications of STM8S207RB

Max Fcpu
up to 24 MHz, 0 wait states @ fCPU≤ 16 MHz
Program
up to 128 Kbytes Flash; data retention 20 years at 55 °C after 10 kcycles
Data
up to 2 Kbytes true data EEPROM; endurance 300 kcycles
Ram
up to 6 Kbytes
Advanced Control Timer
16-bit, 4 CAPCOM channels, 3 complementary outputs, dead-time insertion and flexible synchronization

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STM8S207RB
Manufacturer:
ST
0
Part Number:
STM8S207RBT
Manufacturer:
ST
0
Part Number:
STM8S207RBT3
Manufacturer:
ST
Quantity:
36
Part Number:
STM8S207RBT3
Manufacturer:
ST
0
Part Number:
STM8S207RBT6
Manufacturer:
DENON
Quantity:
201
Part Number:
STM8S207RBT6
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
STM8S207RBT6
Manufacturer:
ST
Quantity:
4 800
Part Number:
STM8S207RBT6
Manufacturer:
ST
Quantity:
200
Part Number:
STM8S207RBT6
Manufacturer:
ST
Quantity:
20 000
Part Number:
STM8S207RBT6
0
Part Number:
STM8S207RBT6C
Manufacturer:
PANASONIC
Quantity:
2 145
Option bytes
48/103
Table 13.
Option byte no.
OPT3
OPT4
OPT5
OPT6
OPT7
Option byte description (continued)
LSI_EN: Low speed internal clock enable
IWDG_HW: Independent watchdog
WWDG_HW: Window watchdog activation
WWDG_HALT: Window watchdog reset on halt
EXTCLK: External clock selection
CKAWUSEL: Auto wakeup unit/clock
PRSC[1:0] AWU clock prescaler
HSECNT[7:0]: HSE crystal oscillator stabilization time
Reserved
WAITSTATE Wait state configuration
0: LSI clock is not available as CPU clock source
1: LSI clock is available as CPU clock source
0: IWDG Independent watchdog activated by software
1: IWDG Independent watchdog activated by hardware
0: WWDG window watchdog activated by software
1: WWDG window watchdog activated by hardware
0: No reset generated on halt if WWDG active
1: Reset generated on halt if WWDG active
0: External crystal connected to OSCIN/OSCOUT
1: External clock signal on OSCIN
0: LSI clock source selected for AWU
1: HSE clock with prescaler selected as clock source for for AWU
00: 24 MHz to 128 kHz prescaler
01: 16 MHz to 128 kHz prescaler
10: 8 MHz to 128 kHz prescaler
11: 4 MHz to 128 kHz prescaler
This configures the stabilisation time.
0x00: 2048 HSE cycles
0xB4: 128 HSE cycles
0xD2: 8 HSE cycles
0xE1: 0.5 HSE cycles
This option configures the number of wait states inserted when reading
from the Flash/data EEPROM memory.
1 wait state is required if f
0: No wait state
1: 1 wait state
Doc ID 14733 Rev 12
CPU
Description
> 16 MHz.
STM8S207xx, STM8S208xx

Related parts for STM8S207RB