STM8S105C6 STMicroelectronics, STM8S105C6 Datasheet - Page 13

no-image

STM8S105C6

Manufacturer Part Number
STM8S105C6
Description
Access line, 16 MHz STM8S 8-bit MCU, up to 32 Kbytes Flash, integrated EEPROM
Manufacturer
STMicroelectronics
Datasheet

Specifications of STM8S105C6

Ram
Up to 2 Kbytes
Advanced Control Timer
16-bit, 4 CAPCOM channels, 3 complementary outputs, deadtime insertion and flexible synchronization
Two Watchdog Timers
Window watchdog and independent watchdog

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STM8S105C6
Manufacturer:
ST
0
Part Number:
STM8S105C6T3
Manufacturer:
PHILIPS
Quantity:
8
Part Number:
STM8S105C6T3
Manufacturer:
ST
0
Part Number:
STM8S105C6T3TR
Manufacturer:
ST
0
Part Number:
STM8S105C6T6
Manufacturer:
INTERSIL
Quantity:
1 450
Part Number:
STM8S105C6T6
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
STM8S105C6T6
Manufacturer:
ST
0
Part Number:
STM8S105C6T6
Manufacturer:
STM
Quantity:
256
Part Number:
STM8S105C6T6
Manufacturer:
ST
Quantity:
20 000
Part Number:
STM8S105C6T6
0
Company:
Part Number:
STM8S105C6T6
Quantity:
3 600
Company:
Part Number:
STM8S105C6T6
Quantity:
9 000
Part Number:
STM8S105C6T6TR
Manufacturer:
STMicroelectronics
Quantity:
1 000
Part Number:
STM8S105C6T6TR
Manufacturer:
ST
Quantity:
20 000
Part Number:
STM8S105C6T6TR
Manufacturer:
STM
Quantity:
18 053
Part Number:
STM8S105C6T6TR
0
STM8S105xx
4.3
4.4
SWIM
Single wire interface module for direct access to the debug module and memory programming.
The interface can be activated in all device operation modes. The maximum data transmission
speed is 145 bytes/ms.
Debug module
The non-intrusive debugging module features a performance close to a full-featured emulator.
Beside memory and peripherals, also CPU operation can be monitored in real-time by means
of shadow registers.
Interrupt controller
Flash program and data EEPROM memory
Write protection (WP)
Write protection of Flash program memory and data EEPROM is provided to avoid unintentional
overwriting of memory that could result from a user software malfunction.
There are two levels of write protection. The first level is known as MASS (memory access
security system). MASS is always enabled and protects the main Flash program memory,
data EEPROM and option bytes.
To perform in-application programming (IAP), this write protection can be removed by writing
a MASS key sequence in a control register. This allows the application to write to data
EEPROM, modify the contents of main program memory or the device option bytes.
A second level of write protection, can be enabled to further protect a specific area of memory
known as UBC (user boot code). Refer to the figure below.
The size of the UBC is programmable through the UBC option byte, in increments of 1 page
(512 bytes) by programming the UBC option byte in ICP mode.
This divides the program memory into two areas:
R/W to RAM and peripheral registers in real-time
R/W access to all resources by stalling the CPU
Breakpoints on all program-memory instructions (software breakpoints)
Two advanced breakpoints, 23 predefined configurations
Nested interrupts with three software priority levels
32 interrupt vectors with hardware priority
Up to 37 external interrupts on 6 vectors including TLI
Trap and reset interrupts
Up to 32 Kbytes of Flash program single voltage Flash memory
Up to 1 Kbytes true data EEPROM
Read while write: Writing in data memory possible while executing code in program memory
User option byte area
Main program memory: Up to 32 Kbytes minus UBC
User-specific boot code (UBC): Configurable up to 32 Kbytes
DocID14771 Rev 10
Product overview
13/127

Related parts for STM8S105C6