FSAL200QSCX_NL Fairchild Semiconductor, FSAL200QSCX_NL Datasheet

no-image

FSAL200QSCX_NL

Manufacturer Part Number
FSAL200QSCX_NL
Description
Wide Bandwidth Quad 2:1 Analog Multiplexer/Demultiplexer Switch
Manufacturer
Fairchild Semiconductor
Datasheet
© 2002 Fairchild Semiconductor Corporation
FSAL200 Rev. 1.7.1
FSAL200 — Wide Bandwidth Quad 2:1 Analog
Multiplexer / De-multiplexer Switch
Features
Ordering Information
FSAL200MTC
FSAL200MTCX
FSAL200QSC
FSAL200QSCX
Part Number
Typical 6Ω Switch Connection Between Two Ports
Minimal Propagation Delay Through the Switch
Low I
Zero Bounce in Flow-Through Mode
Control Inputs Compatible with TTL Level
Rail-to-Rail Signal Handling
Route Communications Signals Include:
-
-
-
-
-
-
-
All packages are Pb-free per JEDEC standard J-SDD-020B.
10/100 Ethernet
100VG—AnyLAN
ATM25
SONET OCI 51.8Mbps
USB1.1
T1/E1
Token Ring 4/16Mbps
CC
16-Lead Thin Shrink Small Outline Package(TSSOP), JEDEC MO-153, 4.4mm Wide
16-Lead Thin Shrink Small Outline Package(TSSOP), JEDEC MO-153, 4.4mm Wide
16-Lead Quarter Size Outline Package (QSOP), JEDEC MO-137, 0.150" Wide
16-Lead Quarter Size Outline Package (QSOP), JEDEC MO-137, 0.150" Wide
Package Description
Description
The Fairchild Switch FSAL200 is a rail-to-rail quad 2:1
high-speed CMOS TTL-compatible analog multiplexer /
de-multiplexer switch. The low on resistance of the
switch allows inputs to be connected to outputs without
adding propagation delay or generating additional
ground bounce noise.
When OE is low, the select pin connects the A Port to
the selected B Port output. When OE is high, the switch
is open and a high-impedance state exists between the
two ports.
October 2007
www.fairchildsemi.com
Packing
Tape and
Tape and
Method
Rails
Rails
Reel
Reel

Related parts for FSAL200QSCX_NL

FSAL200QSCX_NL Summary of contents

Page 1

... Quarter Size Outline Package (QSOP), JEDEC MO-137, 0.150" Wide FSAL200QSCX 16-Lead Quarter Size Outline Package (QSOP), JEDEC MO-137, 0.150" Wide All packages are Pb-free per JEDEC standard J-SDD-020B. © 2002 Fairchild Semiconductor Corporation FSAL200 Rev. 1.7.1 Description The Fairchild Switch FSAL200 is a rail-to-rail quad 2:1 high-speed CMOS TTL-compatible analog multiplexer / de-multiplexer switch ...

Page 2

... Pin Configurations Figure 1. Analog Symbol Control Input(s) X Low High Pin Descriptions Pin Names B1, B2 © 2002 Fairchild Semiconductor Corporation FSAL200 Rev. 1.7.1 Figure 2. Connection Diagram OE Function High Disconnected Low Low Function Switch Enable Select Input Data Ports 2 A=B1 A=B2 www.fairchildsemi.com ...

Page 3

... T Operating Temperature Input Rise and Fall Time r f θ Thermal Resistance in Still Sir JA Note: 2. Control input must be held HIGH or LOW and it must not float. © 2002 Fairchild Semiconductor Corporation FSAL200 Rev. 1.7.1 Parameter (1) ( < Parameter (2) Control Input V =2.3V -3.6V CC Control Input V =4 ...

Page 4

... B ports). Δ maximum – Flatness is defined as the difference between the maximum and minimum value of on resistance over the specified range of conditions. © 2002 Fairchild Semiconductor Corporation FSAL200 Rev. 1.7.1 Conditions 4.5 to 5.5 3.0 to 3.6 4.5 to 5.5 3.0 to 3.6 0 ≤ V ≤ 5. =10 -30mA 4 ...

Page 5

... A Capacitance T =+25°C, f=1MHz. Capacitance is characterized, but not tested in production. A Symbol Parameter C Control Pin Input Capacitance IN B Port Off Capacitance C IO-B A Port Off Capacitance C Channel On Capacitance ON © 2002 Fairchild Semiconductor Corporation FSAL200 Rev. 1.7.1 . Conditions V (V) CC =3V 4.5 to 5.5 n =1.5V 3.0 to 3.6 n -3V 4.5 to 5.5 n =1.5V 3 ...

Page 6

... AC Loadings and Waveforms © 2002 Fairchild Semiconductor Corporation FSAL200 Rev. 1.7.1 Figure 3. AC Waveforms Figure Loading on off 6 www.fairchildsemi.com ...

Page 7

... AC Loadings and Waveforms Figure 6. Off Isolation Figure 8. Crosstalk © 2002 Fairchild Semiconductor Corporation FSAL200 Rev. 1.7.1 (Continued) Figure 5. Charge Injection Test Figure 7. Channel On Capacitance Figure 10. Channel Off Capacitance 7 Figure 9. Bandwidth www.fairchildsemi.com ...

Page 8

... Physical Dimensions TOP VIEW SIDE VIEW Figure 11. 16-lead, Quarter Size Outline Package (QSOP), JEDEC MO-137. 0.150” wide Click here for tape and reel specifications, available at: http://www.fairchildsemi.com/products/analog/pdf/qsop16_tr.pdf © 2002 Fairchild Semiconductor Corporation FSAL200 Rev. 1.7.1 LAND PATTERN RECOMMENDATION END VIEW DETAIL A 8 ...

Page 9

... Physical Dimensions (Continued) 5.00±0.10 0.11 MTC16rev4 Figure 12. 16-lead, Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm wide Click here for tape and reel specifications, available at: http://www.fairchildsemi.com/products/analog/pdf/tssop16_tr.pdf © 2002 Fairchild Semiconductor Corporation FSAL200 Rev. 1.7.1 4.55 4.4±0.1 9 5.90 4.45 0.65 1.45 5.00 12° www.fairchildsemi.com 7.35 ...

Page 10

... TRADEMARKS The following are registered and unregistered trademarks and service marks Fairchild Semiconductor owns or is authorized to use and is not intended exhaustive list of all such trademarks. ® ACEx Green FPS™ Build it Now™ Green FPS™ e-Series™ CorePLUS™ ...

Page 11

... Fairchild Semiconductor Corporation FSAL200 Rev. 1.7.1 11 www.fairchildsemi.com ...

Related keywords