DS2154 Dallas Semiconducotr, DS2154 Datasheet - Page 29

no-image

DS2154

Manufacturer Part Number
DS2154
Description
Enhanced E1 Single Chip Transceiver
Manufacturer
Dallas Semiconducotr
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS2154L
Manufacturer:
DALLAS
Quantity:
2
Part Number:
DS2154L
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS2154L
Manufacturer:
DALLAS
Quantity:
1 000
Part Number:
DS2154L
Manufacturer:
DALLAS
Quantity:
23
Part Number:
DS2154L
Manufacturer:
DALLAS
Quantity:
20 000
Part Number:
DS2154L+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS2154L+
Manufacturer:
DALLAS
Quantity:
20 000
Part Number:
DS2154LA2+
Manufacturer:
Maxim Integrated
Quantity:
10 000
CCR3: COMMON CONTROL REGISTER 3 Address=1B Hex)
(MSB)
TESE
SYMBOL
TCBFS
TIRFS
RCLA
RSRE
THSE
TBCS
TESE
ESR
TCBFS
POSITION
CCR3.7
CCR3.6
CCR3.5
CCR3.4
CCR3.3
CCR3.2
CCR3.1
CCR3.0
TIRFS
NAME AND DESCRIPTION
Transmit Side Elastic Store Enable.
0=elastic store is bypassed
1=elastic store is enabled
Transmit Channel Blocking Registers (TCBR) Function
Select.
0=TCBRs define the operation of the TCHBLK output pin
1=TCBRs define which signaling bits are to be inserted
Transmit Idle Registers (TIR) Function Select. See Section 8
for details.
0=TIRs define in which channels to insert idle code
1=TIRs define in which channels to insert data from RSER (i.e.,
Per=Channel Loopback function)
Elastic Stores Reset. Setting this bit from a 1 to a 0 will force
the elastic stores to a known depth. ESR is level triggered.
Should be toggled after RSYSCLK and TSYSCLK have been
applied and are stable. Must be set and cleared again for a
subsequent reset. Do not leave this bit set high.
Receive Side Signaling Re-Insertion Enable. See Section 7-2
for details.
0=do not reinsert signaling bits into the data stream presented at
the RSER pin
1=reinsert the signaling bits into data stream presented at the
RSER pin
Transmit Side Hardware Signaling Insertion Enable. See
Section 7-2 for details.
0=do not insert signaling from the TSIG pin into the data stream
presented at the TSER pin
1=insert signaling from the TSIG pin into the data stream
presented at the TSER pin
Transmit Side Backplane Clock Select.
0=if TSYSCLK is 1.544 MHz
1=if TSYSCLK is 2.048 MHz
Receive Carrier Loss (RCL) Alternate Criteria.
0=RCL declared upon 255 consecutive 0s (125 us)
1=RCL declared upon 2048 consecutive 0s (1 ms)
ESR
29 of 87
RSRE
THSE
TBCS
RCLA
(LSB)
DS2154

Related parts for DS2154