MT8889CE/CE-1 Mitel Semiconductor, MT8889CE/CE-1 Datasheet - Page 2

no-image

MT8889CE/CE-1

Manufacturer Part Number
MT8889CE/CE-1
Description
6V, 10mA, integrated DTMF transceiver with adaptive micro interface. For paging systems, repeater systems/mobile radio, credit card systems, personal computers, interconnect dialers
Manufacturer
Mitel Semiconductor
Datasheet
MT8889C/MT8889C-1
4-108
Pin Description
14-
20
10
12
13
17
18
19
20
11
1
2
3
4
5
6
7
8
9
Pin #
18-
24
10
11
12
13
14 DS (RD) (Motorola) Data Strobe or (Intel) Read microprocessor input. Activity on this input is only
15
21
22
23
24
8,9
16,
17
1
2
3
4
5
6
7
R/W/WR
20 PIN CERDIP/PLASTIC DIP/SOIC
OSC1
OSC2
TONE
IRQ/CP Interrupt Request/Call Progress (open drain) output. In interrupt mode, this output goes
D0-D3
TONE
Name
OSC1
OSC2
St/GT
VRef
(WR)
VSS
V
R/W
RS0
V
V
ESt
IN+
GS
NC
IN-
CS
GS
CS
IN-
IN+
Ref
SS
DD
10
1
2
3
4
5
6
7
8
9
Non-inverting op-amp input.
Inverting op-amp input.
Gain Select. Gives access to output of front end differential amplifier for connection of
feedback resistor.
Reference Voltage output (V
Ground (0V).
Oscillator input. This pin can also be driven directly by an external clock.
Oscillator output. A 3.579545 MHz crystal connected between OSC1 and OSC2 completes
the internal oscillator circuit. Leave open circuit when OSC1 is driven externally.
Output from internal DTMF transmitter.
(Motorola) Read/Write or (Intel) Write microprocessor input. TTL compatible.
Chip Select input. This signal must be qualified externally by either address strobe (AS),
valid memory address (VMA) or address latch enable (ALE) signal, see Figure 12.
Register Select input. Refer to Table 3 for bit interpretation. TTL compatible.
required when the device is being accessed. TTL compatible.
low when a valid DTMF tone burst has been transmitted or received. In call progress mode,
this pin will output a rectangular signal representative of the input signal applied at the input
op-amp. The input signal must be within the bandwidth limits of the call progress filter, see
Figure 8.
Microprocessor data bus. High impedance when CS = 1 or DS =0 (Motorola) or RD = 1
(Intel). TTL compatible.
Early Steering output. Presents a logic high once the digital algorithm has detected a valid
tone pair (signal condition). Any momentary loss of signal condition will cause ESt to return
to a logic low.
Steering Input/Guard Time output (bidirectional). A voltage greater than V
St causes the device to register the detected tone pair and update the output latch. A
voltage less than V
reset the external steering time-constant; its state is a function of ESt and the voltage on St.
Positive power supply (5V typ.).
No Connection.
20
19
18
17
16
15
14
13
12
11
VDD
St/GT
ESt
D3
D2
D1
D0
IRQ/CP
DS/RD
RS0
TSt
frees the device to accept a new tone pair. The GT output acts to
Figure 2 - Pin Connections
DD
/2).
Description
R/W/WR
OSC1
OSC2
TONE
VRef
VSS
IN+
GS
NC
NC
IN-
CS
10
11
12
1
2
3
4
5
6
7
8
9
24 PIN SSOP
24
23
22
21
20
19
18
17
16
15
14
13
TSt
VDD
St/GT
ESt
D3
D2
D1
D0
NC
NC
IRQ/CP
DS/RD
RS0
detected at

Related parts for MT8889CE/CE-1