LV24250LS Sanyo Semicon Device, LV24250LS Datasheet

no-image

LV24250LS

Manufacturer Part Number
LV24250LS
Description
1-Chip FM Tuner IC
Manufacturer
Sanyo Semicon Device
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
LV24250LS-TLM-E
Quantity:
200
www.DataSheet.co.kr
Ordering number : ENA1699B
LV24250LS
Overview
Features
Specifications
Absolute Maximum Ratings at Ta = 25°C
* : When mounted on the specified printed circuit board (40.0mm × 50.0 mm × 0.8mm), Four layers glass epoxy (2S2P)
Maximum supply voltage
Maximum input voltage
Allowable power dissipation
Operating temperature
Storage temperature
The LV24250LS is an I
tuning in a compact VQLP package with dimensions of only 3.5mm×3.5mm.
• FM FE
• FM IF
• MPX stereo decoder
• FLL Tuning
• Standby
Parameter
"standard application", intended for the use as general electronics equipment (home appliances, AV equipment,
Any and all SANYO Semiconductor Co.,Ltd. products described or contained herein are, with regard to
communication device, office equipment, industrial equipment etc.). The products mentioned herein shall not be
intended for use for any "special application" (medical equipment whose purpose is to sustain life, aerospace
instrument, nuclear control device, burning appliances, transportation machine, traffic signal system, safety
equipment etc.) that shall require extremely high level of reliability and can directly threaten human lives in case
of failure or malfunction of the product or may cause harm to human bodies, nor shall they grant any guarantee
thereof. If you should intend to use our products for applications outside the standard applications of our
customer who is considering such use and/or outside the scope of our intended standard applications, please
consult with us prior to the intended use. If there is no consultation or inquiry before the intended use, our
customer shall be solely responsible for the use.
Specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein stipulate
the performance, characteristics, and functions of the described products in the independent state, and are not
guarantees of the performance, characteristics, and functions of the described products as mounted in the
customer
device, the customer should always evaluate and test devices mounted in the customer
equipment.
'
s products or equipment. To verify symptoms and states that cannot be evaluated in an independent
2
C-controlled single-chip FM tuner IC that integrates external components which are necessary for
V CC max
V IN 1 max
V IN 2 max
V DD max
Symbol
Pd max
Topr
Tstg
Analog block supply voltage
Digital block supply voltage
SCL, SDA, Int
External_clk_in
Ta ≤ 70°C *
Bi-CMOS LSI
Compact Portable Equipment
1-Chip FM Tuner IC
Conditions
60811 SY/60910 SY/42810 SY 201003265-S00003 No.A1699-1/18
Ratings
'
s products or
-40 to +125
-20 to +70
V DD +0.3
V DD +0.3
140
5.0
4.0
Unit
mW
°C
°C
V
V
V
V
Datasheet pdf - http://www.DataSheet4U.net/

Related parts for LV24250LS

LV24250LS Summary of contents

Page 1

... Ordering number : ENA1699B LV24250LS Overview 2 The LV24250LS C-controlled single-chip FM tuner IC that integrates external components which are necessary for tuning in a compact VQLP package with dimensions of only 3.5mm×3.5mm. Features • • • MPX stereo decoder • FLL Tuning • ...

Page 2

... Interface block allowable operation range -20 to +70° Parameter Supply voltage Digital block input Digital block output External clock operating frequency Note : External clock input (pin 12) allows also input of the sine wave signal. LV24250LS Symbol Conditions V CC Analog block supply voltage V DD Digital block supply voltage ...

Page 3

... Package Dimensions unit : mm (typ) 3393 TOP VIEW SIDE VIEW 3.5 SIDE VIEW Pin Assignment LV24250LS BOTTOM VIEW (0.1) 0. (0.75) 0.2 SANYO : VQLP24J(3.5X3. Line_out_L 19 Package-GND 20 21 Package-GND 22 Package-GND Package-GND 23 24 GND Ext_CLK_IN 11 Package-GND 10 Package-GND 9 Package-GND 8 Package-GND 7 SCL ...

Page 4

... Block Diagram Line_out_L 19 Package_GND 20 Package_GND 21 Package_GND 22 Package_GND 23 GND 24 To Each Block LV24250LS Line SW Buffer And AMP Mute FM Stereo Demodulator Decorder FM Selectivity Filter FLL Tuning RF and FM Quadrature Quadrature Oscillator Mixer To Each Block Voltage 12 Ext_CLK_IN Stabilizer To Each Block ...

Page 5

... INT 6 SDA 7 SCL 8 Package-GND Ext_CLK_IN LV24250LS Description Pin voltage Antenna input 1V For pin 1 single input, pin 2 is set to AC_GND via capacity Digital interface supply voltage V I/O Power pin dedicated to the interface input/output elements Digital supply voltage V DD Power pin for digital block ...

Page 6

... MPX_OUT 18 LINE-OUT-R 19 LINE-OUT-L 20 Package-GND GND LV24250LS Description Pin voltage Analog supply voltage V CC Power pin for analog (tuner) block Stabilizer voltage 2.6V Local oscillator reference bias pin. NC pin to be used Keep this open LPF for FLL LPF pin for noise decrease when FLL operates. Capacity(0.47μ ...

Page 7

... Eight data bits are sent from LV24250LS to the master while Ack is sent from the master to LV24250LS. SCL D7 SDA The serial clock SCL is supplied from the master side essential that data bit is output from LV24250LS in synchronization with the falling edge while the master side performs latching at the rising edge. LV24250LS C primitives ...

Page 8

... Interrupt Pin INT LV24250LS has the dedicated interrupt output pin. For the active level to the host, either LOW or HIGH can be selected. The INT output pin is kept floating while the PWRAD bit is cleared during initialization. Therefore, to avoid influence on the CPU side during initialization recommended to secure the non-active state by means of the pull-up or pull-down resistor ...

Page 9

... Set-up time of STOP condition Set-up time of Data Bus free time between a STOP and Capacitivie load for each bus line *Cb = Total capacitance of one bus line (2). Register map (On Register Map) Following is Sub address map of LV24250LS. Each register becomes 8-bit constitution. Address Register Name 00h CHIP_ID 02h ...

Page 10

... Register description (ON Contents of each Register) Register 00h – CHIP_ID – Chip identify register (Read/Write bit 7 8-bit chip ID. LV24250LS : 15h Note : To abort the command, write any value in this register. Register 02h – RADIO_STAT – Radio station status (Read-Only RAD_IF ...

Page 11

... Soft audio mute level 2 (*) Note : do not use without these value. (*) : recommended setting bit 1 : VOL_3 : Volume setting For details, refer to Bit0,1 for RADIO_CTRL1 bit 0 : STABI_BP : Internal regulator by-pass bit 0 = Internal regulator operate (normal Internal regulator by-pass LV24250LS AGC_SPD DEEM ST_M Minimum level ...

Page 12

... PW_RAD : Radio Circuit Power 0 = Power Off (Stand-by Power On Note : At the time of start, PW_RAD becomes 0 (Stand-by) Register 10h – TNPL – Tune position low (Read-Only bit 7-0 : TUNEPOS [ Current RF Frequency (Low 8bit) LV24250LS RAD_IE SD_PM nIF_PM Reference clock Off NA:Do not use ...

Page 13

... Divider Value = Divider Value = 2 … 255 : Divider Value = 256 Register 1Bh –REF_CLK_OFF – Reference clock offset (Read/Write Bit 7-0 : REFOFFS [ Offset register for the spread of reference clock LV24250LS SM_IF TUNED Remark OK, Command end (No Error) Default value after or during reset ...

Page 14

... Target value of oscillator calibration, Tuning frequency value or limit frequency value for station search Note : GRID [ not 0 TARGET [15 : 14] has different definition With radio power ON, lower eight bits of the target frequency are set. Then, set higher eight bits of the target frequency to this register. The command is executed. LV24250LS ...

Page 15

... Test Circuit Line_out_R Line_out_L FM_ANT 1000pF V IO Voltage SW Source SW LV24250LS Top View 22 Package GND 23 GND 1000pF V DD Voltage Source + External_CLK_IN Voltage 12 Source Package GND 8 SCL C_Bus MPU No.A1699-15/18 ...

Page 16

... C bus communication line requires pull-up resistors R5 and R6. The commonly-employed resistance value 2 is 4.7k (4.7k to 10k). Set the pull-up voltage to the same one LV24250LS. (Supply from the same source and recommended. Note6 : Please use the INT pin arbitrarily. Recommended to open when unused. ...

Page 17

... PCB Mounting Conditions to cover the FM Receiving Area of 76M to 108MHz Printed Circuit Board • LV24250LS has an inductor for local oscillator on the package bottom side. In order to cover the receiving frequency range of 76MHz to 108MHz, provide the GND layer to the first layer of Side A of PCB that is directly below the package bottom side, as shown in the figure. ...

Page 18

... SANYO Semiconductor Co.,Ltd. shall not be liable for any claim or suits with regard to a third party's intellctual property rights which has resulted from the use of the technical information and products mentioned above. This catalog provides information as of June, 2011. Specifications and information herein are subject to change without notice. LV24250LS PS No.A1699-18/18 Datasheet pdf - http://www.DataSheet4U.net/ ...

Related keywords