ipd05n03lbg Infineon Technologies Corporation, ipd05n03lbg Datasheet
ipd05n03lbg
Available stocks
Related parts for ipd05n03lbg
ipd05n03lbg Summary of contents
Page 1
Type OptiMOS ® 2 Power-Transistor Package Marking • Qualified according to JEDEC • N-channel, logic level • Excellent gate charge x R DS(on) • Superior thermal resistance • 175 °C operating temperature • Pb-free lead plating; RoHS compliant Type IPD05N03LB ...
Page 2
Parameter Thermal characteristics Thermal resistance, junction - case SMD version, device on PCB Electrical characteristics Static characteristics Drain-source breakdown voltage Gate threshold voltage Zero gate voltage drain current Gate-source leakage current Drain-source on-state resistance Gate resistance Transconductance 1) ...
Page 3
Parameter Dynamic characteristics Input capacitance Output capacitance Reverse transfer capacitance Rise time Turn-off delay time Fall time Gate Charge Characteristics Gate to source charge Gate charge at threshold Gate to drain charge Switching charge Gate charge total Gate plateau voltage ...
Page 4
Power dissipation P =f(T ) tot C 120 100 Safe operating area I =f =25 ° parameter 1000 limited by on-state ...
Page 5
Typ. output characteristics I =f =25 ° parameter 200 180 10 V 160 140 120 100 Typ. transfer characteristics I =f ...
Page 6
Drain-source on-state resistance =10 V DS(on -60 - Typ. capacitances C =f(V ); ...
Page 7
Avalanche characteristics =25 Ω parameter: T j(start) 100 150 ° Drain-source breakdown voltage V =f BR(DSS ...
Page 8
Package Outline PG-TO252-3-11: Outline Rev. 1.8 IPD05N03LB G PG-TO252-3-11 page 8 IPS05N03LB G 2008-04-14 ...
Page 9
Package Outline PG-TO251-3-11: Outline Rev. 1.8 IPD05N03LB G PG-TO251-3-11 page 9 IPS05N03LB G 2008-04-14 ...
Page 10
Published by Infineon Technologies AG 81726 Munich, Germany © 2008 Infineon Technologies AG All Rights Reserved. Legal Disclaimer The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to ...