cs4382 Cirrus Logic, Inc., cs4382 Datasheet - Page 18

no-image

cs4382

Manufacturer Part Number
cs4382
Description
114 Db, 192 Khz 8-channel D/a Converter
Manufacturer
Cirrus Logic, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
cs4382-KQ
Manufacturer:
CirrusLogic
Quantity:
8
Part Number:
cs4382-KQ
Manufacturer:
CIRRUSLOGIC
Quantity:
717
Part Number:
cs4382-KQ
Manufacturer:
CRYSTAL
Quantity:
20 000
Part Number:
cs4382-KQZ
Manufacturer:
CS
Quantity:
5 510
Part Number:
cs4382-KQZ
Manufacturer:
CirrusLogic
Quantity:
584
Part Number:
cs4382-KQZ
Manufacturer:
CRYSTAL
Quantity:
162
Part Number:
cs4382-KQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
cs4382-KQZ
Manufacturer:
CIRRUS
Quantity:
20 000
Part Number:
cs4382A-CQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
cs4382A-CQZ
Manufacturer:
CRIIUS
Quantity:
20 000
Part Number:
cs4382A-CQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
cs4382A-DQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Company:
Part Number:
cs4382A-DQZ
Quantity:
49
Part Number:
cs4382A-DQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
18
4.2.2
4.3
4.3.1
DIF2
SZC1
0
0
0
0
1
1
1
1
7
1
Mode Control 3 (Address 03h)
DSD Mode: The relationship between the oversampling ratio of the DSD audio data and the required
Master clock to DSD data rate is defined by the Digital Interface Format pins. An additional write of 99h
to register 00h and 80h to register 1Ah is required to access the modes denoted with *.
Serial Audio Data Clock Source (SDINXCLK)
Default = 0
0 - SDINx clocked by SCLK1 and LRCK1
1 - SDINx clocked by SCLK2 and LRCK2
Function:
The SDINxCLK bit specifies which SCLK/LRCK input pair is used to clock in the data on the given SDINx
line. For more details see “Clock Source Selection” on page 29.
Soft Ramp and Zero Cross Control (SZC)
Default = 10
00 - Immediate Change
01 - Zero Cross
10 - Soft Ramp
11 - Soft Ramp on Zero Crossings
Function:
Immediate Change
When Immediate Change is selected all level changes will take effect immediately in one step.
Zero Cross
Zero Cross Enable dictates that signal level changes, either by attenuation changes or muting, will occur
on a signal zero crossing to minimize audible artifacts. The requested level change will occur after a tim-
eout period between 512 and 1024 sample periods (10.7 ms to 21.3 ms at 48 kHz sample rate) if the signal
does not encounter a zero crossing. The zero cross function is independently monitored and implemented
for each channel.
DIF1
0
0
1
1
0
0
1
1
SZC0
6
0
DIFO
0
1
0
1
0
1
0
1
SNGLVOL
Table 2. Digital Interface Formats - DSD Mode
5
0
64x oversampled DSD data with a 4x MCLK to DSD data rate
64x oversampled DSD data with a 6x MCLK to DSD data rate
64x oversampled DSD data with a 8x MCLK to DSD data rate
64x oversampled DSD data with a 12x MCLK to DSD data rate
128x oversampled DSD data with a 2x MCLK to DSD data rate
128x oversampled DSD data with a 3x MCLK to DSD data rate
128x oversampled DSD data with a 4x MCLK to DSD data rate
128x oversampled DSD data with a 6x MCLK to DSD data rate
RMP_UP
4
0
Reserved
DESCRIPTION
3
0
AMUTE
2
1
Reserved
1
0
CS4382
MUTEC
DS514F2
Note
0
0
*
*
*
*
*
*

Related parts for cs4382