ics932s421b Integrated Device Technology, ics932s421b Datasheet - Page 3

no-image

ics932s421b

Manufacturer Part Number
ics932s421b
Description
Pcie Gen 2 And Qpi Clock For Intel-based Servers
Manufacturer
Integrated Device Technology
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ics932s421bGLF
Manufacturer:
ICS
Quantity:
3 078
Part Number:
ics932s421bGLFT
Manufacturer:
ICS
Quantity:
20 000
Company:
Part Number:
ics932s421bGLFT
Quantity:
1 980
Pin Description (Continued)
1340D—11/20/08
Pin #
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
Integrated
Circuit
Systems, Inc.
SCLK
SDATA
Vtt_PwrGd#/PD
NC
IREF
GNDA
VDDA
CPUCLKC3
CPUCLKT3
VDDCPU
CPUCLKC2
CPUCLKT2
GNDCPU
CPUCLKC1
CPUCLKT1
VDDCPU
CPUCLKC0
CPUCLKT0
VDDCPU
FS_A
FS_B/TEST_MODE
GNDREF
X2
X1
VDDREF
REF1
REF0
FS_C/TEST_SEL
PIN NAME
Type
PWR
PWR
PWR
PWR
PWR
PWR
PWR
PWR
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
N/A
I/O
IN
IN
IN
IN
IN
IN
Clock pin of SMBus circuitry, 5V tolerant.
Data pin for SMBus circuitry, 3.3V tolerant.
Vtt_PwrGd# is an active low input used to determine when latched inputs are
ready to be sampled. PD is an asynchronous active high input pin used to put
the device into a low power state. The internal clocks, PLLs and the crystal
oscillator are stopped.
No Connection.
This pin establishes the reference current for the differential current-mode
output pairs. This pin requires a fixed precision resistor tied to ground in
order to establish the appropriate current. 475 ohms is the standard value.
Ground pin for the PLL core.
3.3V power for the PLL core.
Complementary clock of differential pair CPU outputs. These are current
mode outputs. External resistors are required for voltage bias.
True clock of differential pair CPU outputs. These are current mode outputs.
External resistors are required for voltage bias.
Supply for CPU clocks, 3.3V nominal
Complementary clock of differential pair CPU outputs. These are current
mode outputs. External resistors are required for voltage bias.
True clock of differential pair CPU outputs. These are current mode outputs.
External resistors are required for voltage bias.
Ground pin for the CPU outputs
Complementary clock of differential pair CPU outputs. These are current
mode outputs. External resistors are required for voltage bias.
True clock of differential pair CPU outputs. These are current mode outputs.
External resistors are required for voltage bias.
Supply for CPU clocks, 3.3V nominal
Complementary clock of differential pair CPU outputs. These are current
mode outputs. External resistors are required for voltage bias.
True clock of differential pair CPU outputs. These are current mode outputs.
External resistors are required for voltage bias.
Supply for CPU clocks, 3.3V nominal
3.3V tolerant input for CPU frequency selection. Refer to input electrical
characteristics for Vil_FS and Vih_FS values.
characteristics for Vil_FS and Vih_FS values. TEST_MODE is a real time input
to select between Hi-Z and REF/N divider mode while in test mode. Refer to
Test Clarification Table.
Ground pin for the REF outputs.
Crystal output, Nominally 14.318MHz
Crystal input, Nominally 14.318MHz.
Ref, XTAL power supply, nominal 3.3V
14.318 MHz reference clock.
14.318 MHz reference clock.
inputs, see input electrical characteristics for Vil_FS and Vih_FS values.
TEST_Sel: 3-level latched input to enable test mode.
Refer to Test Clarification Table
3.3V tolerant input for CPU frequency selection. Refer to input electrical
3.3V tolerant input for CPU frequency selection. Low voltage threshold
3
Pin Description
ICS932S421B

Related parts for ics932s421b