epm7064ae Altera Corporation, epm7064ae Datasheet - Page 17

no-image

epm7064ae

Manufacturer Part Number
epm7064ae
Description
Programmable Logic Device
Manufacturer
Altera Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM7064AE
Manufacturer:
ALTERA
0
Part Number:
epm7064ae TC44-4
Manufacturer:
ALTERA
0
Part Number:
epm7064ae TI44-7
Manufacturer:
ALTERA
0
Part Number:
epm7064ae-TC44-10
Manufacturer:
ALTERA
0
Part Number:
epm7064ae144-7
Manufacturer:
ALTERA
Quantity:
5
Part Number:
epm7064aeC44-7
Manufacturer:
ALTERA
0
Part Number:
epm7064aeFC100-10N
Manufacturer:
ALTERA
Quantity:
395
Part Number:
epm7064aeFC100-10N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
epm7064aeFC100-4N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
epm7064aeFC100-7
Manufacturer:
ALTERA
Quantity:
1 259
Altera Corporation
f
For more information on using the Jam STAPL language, see
Note 88 (Using the Jam Language for ISP & ICR via an Embedded Processor)
and
Processor).
ISP circuitry in MAX 7000AE devices is compliant with the IEEE Std. 1532
specification. The IEEE Std. 1532 is a standard developed to allow
concurrent ISP between multiple PLD vendors.
Programming Sequence
During in-system programming, instructions, addresses, and data are
shifted into the MAX 7000A device through the TDI input pin. Data is
shifted out through the TDO output pin and compared against the
expected data.
Programming a pattern into the device requires the following six ISP
stages. A stand-alone verification of a programmed pattern involves only
stages 1, 2, 5, and 6.
1.
2.
3.
4.
5.
6.
Application Note 122 (Using Jam STAPL for ISP & ICR via an Embedded
Enter ISP. The enter ISP stage ensures that the I/O pins transition
smoothly from user mode to ISP mode. The enter ISP stage requires
1 ms.
Check ID. Before any program or verify process, the silicon ID is
checked. The time required to read this silicon ID is relatively small
compared to the overall programming time.
Bulk Erase. Erasing the device in-system involves shifting in the
instructions to erase the device and applying one erase pulse of
100 ms.
Program. Programming the device in-system involves shifting in the
address and data and then applying the programming pulse to
program the EEPROM cells. This process is repeated for each
EEPROM address.
Verify. Verifying an Altera device in-system involves shifting in
addresses, applying the read pulse to verify the EEPROM cells, and
shifting out the data for comparison. This process is repeated for
each EEPROM address.
Exit ISP. An exit ISP stage ensures that the I/O pins transition
smoothly from ISP mode to user mode. The exit ISP stage requires
1 ms.
MAX 7000A Programmable Logic Device Data Sheet
Application
17

Related parts for epm7064ae