epm7064ae Altera Corporation, epm7064ae Datasheet - Page 9

no-image

epm7064ae

Manufacturer Part Number
epm7064ae
Description
Programmable Logic Device
Manufacturer
Altera Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM7064AE
Manufacturer:
ALTERA
0
Part Number:
epm7064ae TC44-4
Manufacturer:
ALTERA
0
Part Number:
epm7064ae TI44-7
Manufacturer:
ALTERA
0
Part Number:
epm7064ae-TC44-10
Manufacturer:
ALTERA
0
Part Number:
epm7064ae144-7
Manufacturer:
ALTERA
Quantity:
5
Part Number:
epm7064aeC44-7
Manufacturer:
ALTERA
0
Part Number:
epm7064aeFC100-10N
Manufacturer:
ALTERA
Quantity:
395
Part Number:
epm7064aeFC100-10N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
epm7064aeFC100-4N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
epm7064aeFC100-7
Manufacturer:
ALTERA
Quantity:
1 259
Altera Corporation
For registered functions, each macrocell flipflop can be individually
programmed to implement D, T, JK, or SR operation with programmable
clock control. The flipflop can be bypassed for combinatorial operation.
During design entry, the designer specifies the desired flipflop type; the
Altera software then selects the most efficient flipflop operation for each
registered function to optimize resource utilization.
Each programmable register can be clocked in three different modes:
Two global clock signals are available in MAX 7000A devices. As shown
in
either of the global clock pins, GCLK1 or GCLK2.
Each register also supports asynchronous preset and clear functions. As
shown in
to control these operations. Although the product-term-driven preset and
clear from the register are active high, active-low control can be obtained
by inverting the signal within the logic array. In addition, each register
clear function can be individually driven by the active-low dedicated
global clear pin (GCLRn). Upon power-up, each register in a MAX 7000AE
device may be set to either a high or low state. This power-up state is
specified at design entry. Upon power-up, each register in EPM7128A and
EPM7256A devices are set to a low state.
All MAX 7000A I/O pins have a fast input path to a macrocell register.
This dedicated path allows a signal to bypass the PIA and combinatorial
logic and be clocked to an input D flipflop with an extremely fast (as low
as 2.5 ns) input setup time.
Figure
Global clock signal. This mode achieves the fastest clock-to-output
performance.
Global clock signal enabled by an active-high clock enable. A clock
enable is generated by a product term. This mode provides an enable
on each flipflop while still achieving the fast clock-to-output
performance of the global clock.
Array clock implemented with a product term. In this mode, the
flipflop can be clocked by signals from buried macrocells or I/O pins.
1, these global clock signals can be the true or the complement of
Figure
2, the product-term select matrix allocates product terms
MAX 7000A Programmable Logic Device Data Sheet
9

Related parts for epm7064ae