mc68hc708mp16 Freescale Semiconductor, Inc, mc68hc708mp16 Datasheet - Page 125

no-image

mc68hc708mp16

Manufacturer Part Number
mc68hc708mp16
Description
M68hc08 Microcontrollers
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mc68hc708mp16CFU
Manufacturer:
FRE/MOT
Quantity:
20 000
MC68HC708MP16
Freescale Semiconductor
Rev. 3.1
is the time taken to return from 900 kHz to 1 MHz ±5 kHz. Five kHz = 5%
of the 100-kHz step input.
Other systems refer to acquisition and lock times as the time the system
takes to reduce the error between the actual output and the desired
output to within specified tolerances. Therefore, the acquisition or lock
time varies according to the original error in the output. Minor errors may
not even be registered. Typical PLL applications prefer to use this
definition because the system requires the output frequency to be within
a certain tolerance of the desired frequency regardless of the size of the
initial error.
The discrepancy in these definitions makes it difficult to specify an
acquisition or lock time for a typical PLL. Therefore, the definitions for
acquisition and lock times for this module are as follows:
Obviously, the acquisition and lock times can vary according to how
large the frequency error is and may be shorter or longer in many cases.
Acquisition time, t
between the actual output frequency and the desired output
frequency to less than the tracking mode entry tolerance, ∆
Acquisition time is based on an initial frequency error, (f
f
control mode (see
Bandwidth
becomes set in the PLL bandwidth control register (PBWC).
Lock time, t
between the actual output frequency and the desired output
frequency to less than the lock mode entry tolerance, ∆
time is based on an initial frequency error, (f
not more than ±100%. In automatic bandwidth control mode, lock
time expires when the LOCK bit becomes set in the PLL
bandwidth control register (PBWC). (See
Automatic PLL Bandwidth
ORIG
Clock Generator Module (CGM)
)/f
DES
, of not more than ±100%. In automatic bandwidth
LOCK
Modes), acquisition time expires when the ACQ bit
, is the time the PLL takes to reduce the error
ACQ
8.4.2.3 Manual and Automatic PLL
, is the time the PLL takes to reduce the error
Modes.)
Clock Generator Module (CGM)
8.4.2.3 Manual and
DES
– f
ORIG
Technical Data
LOCK
)/f
DES
DES
. Lock
TRK
, of
125
.

Related parts for mc68hc708mp16