mc68hc711k4 Freescale Semiconductor, Inc, mc68hc711k4 Datasheet - Page 115

no-image

mc68hc711k4

Manufacturer Part Number
mc68hc711k4
Description
Hcmos Microcontroller Unit
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mc68hc711k4CFN3
Manufacturer:
MOLEX
Quantity:
12 000
Part Number:
mc68hc711k4CFN3
Manufacturer:
FREESCALE
Quantity:
3 181
Part Number:
mc68hc711k4CFN3
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Part Number:
mc68hc711k4CFN4
Manufacturer:
FREESCALE
Quantity:
718
Part Number:
mc68hc711k4CFN4
Manufacturer:
FREESCALE
Quantity:
3 180
Part Number:
mc68hc711k4CFN4
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc68hc711k4CFNE4
Manufacturer:
ZARLINK
Quantity:
45
Part Number:
mc68hc711k4CFU4
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc68hc711k4VFN4
Manufacturer:
FREESCALE
Quantity:
800
5.4 Effects of Reset
M68HC11K Family
MOTOROLA
When the MCU recognizes a reset condition, it forces the CPU registers
and control bits to established initial states. These in turn force the
on-chip peripheral systems to known startup states, as described here.
Freescale Semiconductor, Inc.
For More Information On This Product,
Central processor unit (CPU)
– The stack pointer and other CPU registers are indeterminate
– The X and I interrupt mask bits are set to mask any interrupt
Memory map
– The INIT register is initialized to $00, putting the control
– The 1.5 Kbytes of RAM are at locations $0080–$067F except
– The INIT2 register is $00, locating the EEPROM at
Timer
– The timing system is initialized to a count of $0000.
– The prescaler bits are cleared, and all output compare
– All input capture registers are indeterminate after reset.
– The output compare 1 mask (OC1M) register is cleared so that
– All input capture edge-detector circuits are configured for
– The timer overflow interrupt flag and all eight timer function
immediately after reset, except for three bits in the condition
code register (CCR).
requests, and the S bit in the CCR is set to inhibit the stop
mode.
registers at locations $0000–$007F.
for the M68HC11KS Family, which has 1 Kbytes of RAM at
locations $0080–$047F.
$0D80–$0FFF.
registers are initialized to $FFFF.
successful OC1 compares do not affect any input/output (I/O)
pins. The other four output compares are configured so that
they do not affect any I/O pins on successful compares.
capture disabled operation.
interrupt flags are cleared.
Go to: www.freescale.com
Resets and Interrupts
Resets and Interrupts
Effects of Reset
Technical Data
115

Related parts for mc68hc711k4