mc68hc711d3 Freescale Semiconductor, Inc, mc68hc711d3 Datasheet - Page 46

no-image

mc68hc711d3

Manufacturer Part Number
mc68hc711d3
Description
M Hc11 Microcontrollers Microcontroller
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mc68hc711d3CFN2
Manufacturer:
DIODES
Quantity:
12 000
Part Number:
mc68hc711d3CFN2
Manufacturer:
MOT
Quantity:
5 510
Part Number:
mc68hc711d3CFN2
Manufacturer:
FREESCALE
Quantity:
3 431
Part Number:
mc68hc711d3CFN2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc68hc711d3CFN3
Manufacturer:
FREESCALE
Quantity:
8 831
Part Number:
mc68hc711d3CFN3
Manufacturer:
FREESCALE
Quantity:
3 432
Part Number:
mc68hc711d3CFNE2
Manufacturer:
ALLEGEO
Quantity:
4 492
Part Number:
mc68hc711d3CFNE2
Manufacturer:
FREESCALE
Quantity:
1 489
Part Number:
mc68hc711d3CFNE2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc68hc711d3CFNE3
Manufacturer:
SGS
Quantity:
6 218
Central Processor Unit (CPU)
46
Cycle
Operands
Operators
Mnemonic
*
**
dd
ff
hh
ii
jj
kk
ll
mm
rr
( )
+
:
TST (opr)
XGDX
XGDY
TEST
TSTA
TSTB
TBA
TPA
TSX
TSY
TXS
TYS
WAI
Infinity or until reset occurs
12 cycles are used beginning with the opcode fetch. A wait state is entered which remains in effect for an integer number of MPU E-clock
cycles (n) until an interrupt is recognized. Finally, two additional cycles are used to fetch the appropriate interrupt vector (14 + n total).
= 8-bit direct address ($0000–$00FF) (high byte assumed to be $00)
= 8-bit positive offset $00 (0) to $FF (255) (is added to index)
= High-order byte of 16-bit extended address
= One byte of immediate data
= High-order byte of 16-bit immediate data
= Low-order byte of 16-bit immediate data
= Low-order byte of 16-bit extended address
= 8-bit mask (set bits to be affected)
= Signed relative offset $80 (–128) to $7F (+127)
Contents of register shown inside parentheses
Is transferred to
Is pulled from stack
Is pushed onto stack
Boolean AND
Arithmetic addition symbol except where used as inclusive-OR symbol
in Boolean formula
Exclusive-OR
Multiply
Concatenation
Arithmetic subtraction symbol or negation symbol (two’s complement)
(offset relative to address following machine code offset byte)
Test for Zero or
Transfer B to A
Test A for Zero
Test B for Zero
Transfer Stack
Transfer Stack
TEST (Only in
Stack Pointer
Stack Pointer
Register to A
Transfer X to
Transfer Y to
Test Modes)
Transfer CC
Exchange D
Exchange D
Pointer to X
Pointer to Y
Operation
or Minus
or Minus
Interrupt
Wait for
Minus
with X
with Y
Address Bus Counts
Stack Regs & WAIT
IX ⇒ D, D ⇒ IX
IY ⇒ D, D ⇒ IY
Description
SP + 1 ⇒ IX
SP + 1 ⇒ IY
IX – 1 ⇒ SP
IY – 1 ⇒ SP
CCR ⇒ A
B ⇒ A
M – 0
A – 0
B – 0
Table 3-2. Instruction Set (Sheet 8 of 8)
MC68HC711D3 Data Sheet, Rev. 2.1
A
B
Addressing
Mode
INH
INH
INH
EXT
IND,X
IND,Y
INH
INH
INH
INH
INH
INH
INH
INH
INH
18
18
18
18
Opcode
00
3E
17
07
7D
6D
6D
4D
5D
30
30
35
35
8F
8F
Instruction
hh
ff
ff
Operand
ll
Condition Codes
0
1
Cycles
Bit not changed
Bit always cleared
Bit always set
Bit cleared or set, depending on operation
Bit can be cleared, cannot become set
**
2
2
6
6
7
2
2
3
4
3
4
3
4
*
S
X
H
Condition Codes
Freescale Semiconductor
I
N
Z
V
0
0
0
0
C
0
0
0

Related parts for mc68hc711d3