aduc847bs8-3 Analog Devices, Inc., aduc847bs8-3 Datasheet

no-image

aduc847bs8-3

Manufacturer Part Number
aduc847bs8-3
Description
Microconverter, 10-channel 24-bit Adc With Embedded 62kb Flash Mcu
Manufacturer
Analog Devices, Inc.
Datasheet
a
Preliminary Technical Data
FEATURES
High Resolution Sigma-Delta ADC
Memory
8051-Based Core
REV. PrA 05/03
Information furnished by Analog Devices is believed to be accurate and reliable. However, no
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or
other rights of third parties that may result from its use. No license is granted by implication or
otherwise under any patent or patent rights of Analog Devices. Trademarks and registered
trademarks are the property of their respective companies.
Purchase of licensed I
Associated Companies conveys a license for the purchaser under the Philips I
Patent Rights to use these components in an I
conforms to the I
24-Bit Resolution
Up to 10 ADC input channels
24-Bit No Missing Codes
20-Bit rms (17.4 Bit p-p) Effective Resolution @ 60 Hz
Offset Drift 10 nV/°C, Gain Drift 0.5 ppm/°C
62 Kbytes On-Chip Flash/EE Program Memory
4 Kbytes On-Chip Flash/EE Data Memory
Flash/EE, 100 Year Retention, 100 Kcycles Endurance
3 Levels of Flash/EE Program Memory Security
In-Circuit Serial Download (No External Hardware)
High Speed User Download (5 Seconds)
2304 Bytes On-Chip Data RAM
8051 Compatible Instruction Set
High Performance Single Cycle Core
32 kHz External Crystal
On-Chip Programmable PLL (12.58 MHz Max)
3 x 16-Bit Timer/Counter
26 Programmable I/O Lines
11 Interrupt Sources, Two Priority Levels
Dual Data Pointer, Extended 11-Bit Stack Pointer
2
C Standard Specification as defined by Philips
2
C components of Analog Devices or one of its sublicensed
MicroConverter, 10-channel 24-Bit ADC
2
C system, provided that the system
(Chop enabled)
with Embedded 62kB FLASH MCU
FUNCTIONAL BLOCK DIAGRAM
On-Chip Peripherals
Power
Package and Temperature Range
APPLICATIONS
2
C
Multi channel Sensor monitoring
Industrial/Environmental Instrumentation
WeighScales
Portable Instrumentation, Battery Powered Systems
4-20mA Transmitters
Data Logging
Precision System Monitoring
Internal Power on Reset Circuit
Dual 16-Bit S-D DACs/PWMs
On-Chip Temperature Sensor
Dual Excitation Current Sources
Time Interval Counter (Wakeup/RTC Timer)
UART, SPI ® , and I 2 C ® Serial I/O
High Speed Baud Rate Generator (incl 115,200)
Watchdog Timer (WDT)
Power Supply Monitor (PSM)
Normal: 2.3mA Max @ 3.6 V (Core CLK = 1.57 MHz)
Power-Down: 20mA Max with Wakeup Timer Running
Specified for 3 V and 5 V Operation
52-Lead MQFP (14 mm x 14 mm), –40°C to +125°C
56-Lead CSP (8 mm x 8 mm), –40°C to +85°C
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700
Fax: 781/326-8703
www.analog.com
© 2003 Analog Devices, Inc.
ADuC847
All rights reserved

Related parts for aduc847bs8-3

aduc847bs8-3 Summary of contents

Page 1

... Portable Instrumentation, Battery Powered Systems 4-20mA Transmitters Data Logging Precision System Monitoring FUNCTIONAL BLOCK DIAGRAM One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 Fax: 781/326-8703 system, provided that the system ADuC847 www.analog.com © 2003 Analog Devices, Inc. All rights reserved ...

Page 2

Preliminary Technical Data SPECIFICATIONS (AVDD = 5.25 V, DVDD = 5.25 V, REFIN(+) = 2.5 V, REFIN(–) = AGND; AGND = DGND ...

Page 3

Preliminary Technical Data EXTERNAL REFERENCE INPUTS 2 REFIN(+) to REFIN(–) Range Average Reference Input Current Average Reference Input Current Drift ‘NO Ext. REF’ Trigger Voltage Common Mode DC Rejection Common Mode 50/60Hz Rejection Normal Mode 50/60 Hz Rejection PARAMETER ADC ...

Page 4

Preliminary Technical Data CRYSTAL OSCILLATOR (XTAL 1AND XTAL2) 2 Logic Inputs, XTAL1 Only V , Input Low Voltage INL V , Input Low Voltage INH XTAL1 Input Capacitance XTAL2 Output Capacitance LOGIC INPUTS All Inputs except SCLOCK, RESET 2 and ...

Page 5

FLAH/EE MEMORY RELIABILITY CHARACTERISTICS 16 Endurance 17 Data Retention POWER REQUIREMENTS Power Supply Voltages AV 3V Nominal Nominal Nominal Nominal DD 5V POWER CONSUMPTION 18, 19 Normal Mode DV Current DD ...

Page 6

Preliminary Technical Data 12 Endurance is qualified to 100 Kcycles as per JEDEC Std. 22 method A117 and measured at –40 °C, +25°C, +85°C, and +125°C. Typical endurance at 25°C is 700 Kcycles. 13 Retention lifetime equivalent at junction temperature ...

Page 7

ABSOLUTE MAXIMUM RATINGS ( 25°C unless otherwise noted AGND DGND AGND DGND 2 AGND to DGND Analog Input Voltage to ...

Page 8

Preliminary Technical Data MODEL Temperature Range ADuC847BS62-5 -40 ADuC847BS62-3 -40 -40 ADuC847BCP62-5 ADuC847BCP62-3 -40 ADuC847BCP32-5 -40 ADuC847BCP32-3 -40 -40 ADuC847BCP8-5 ADuC847BCP8-3 -40 EVAL-ADuC847QS EVAL-ADuC847QSP CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on ...

Page 9

Pin No: Pin No: Pin 52-MQFP 56-CSP Mnemonic 1 56 P1.0/AIN0 2 1 P1.1/AIN1 3 2 P1.2/AIN2/REFIN2 P1.3/AIN3/REFIN2 AVDD 6 5 AGND --- 6 AGND 7 7 REFIN REFIN P1.4/AIN4 10 10 ...

Page 10

Preliminary Technical Data Pin No: Pin No: Pin 52-MQFP 56-CSP Mnemonic 12 12 P1.7/AIN7/IEXC2 13 13 AINCOM 14 14 ---- ---- 15 AIN8 ---- 16 AIN9 15 17 RESET 16-19 18-21 P3.0 22-25 24- P3.0/RXD 17 19 P3.1/TXD ...

Page 11

Pin No: Pin No: Pin 52-MQFP 56-CSP Mnemonic P2 P2.0/SCLOCK (SPI P2.1/MOSI 30 32 P2.2/MISO 31 33 P2.3/SS/ P2.4/T2EX 37 40 P2.5/PWM0 38 41 P2.6/PWM1 39 ...

Page 12

Preliminary Technical Data Pin No: Pin No: Pin 52-MQFP 56-CSP Mnemonic P0 Input Output Supply. Pin numbers subject to change. REV. PrA 05/03 Type* Description P0.7 ...

Page 13

COMPLETE SFR MAP Figure 2 below shows a full SFR memory map and the SFR contents after RESET. NOT USED indicates unoccupied SFR locations. Unoccupied locations in the SFR address space are not implemented; i.e., no register exists at this ...

Page 14

Preliminary Technical Data INTRODUCTION The ADuC847 is a 12.58MIPs 8052 core upgrade to the ADuC834 and is very similar to the ADuC845. It includes additional analog inputs for applications requiring more ADC channels as does the ADuC845 but removes the ...

Page 15

INSTRUCTION TABLE Mnemonic Description Arithmetic ADD A,Rn Add register to A ADD A,@Ri Add indirect memory to A ADD A,dir Add direct byte to A ADD A,#data Add immediate to A ADDC A,Rn Add register to A with carry ADDC ...

Page 16

Preliminary Technical Data Mnemonic Description MOV dir,A Move A to direct byte MOV Rn, dir Mov register to direct byte MOV dir, Rn Move direct to register MOV @Ri,#data Move immediate to indirect memory MOV dir,@Ri Move indirect to direct ...

Page 17

MEMORY7 ORGANISATION The ADuC847 contains 4 different memory blocks namely: - 62k/30k/6k Bytes of On-Chip Flash/EE Program Memory - 4kBytes of On-Chip Flash/EE Data Memory - 256 Bytes of General Purpose RAM - 2kBytes of Internal XRAM (1) Flash/EE Program ...

Page 18

Preliminary Technical Data The upper 1792 bytes of the internal XRAM can be configured to be used as an extended 11-bit stack pointer. By default the stack will operate exactly like an 8052 in that it will rollover from FFh ...

Page 19

Program Status Word (PSW) The PSW SFR contains several bits reflecting the current status of the CPU as detailed in Table I. SFR Address Power ON Default Value Bit Addressable Table I. PSW SFR Bit Designations Bit Name Description 7 ...

Page 20

Preliminary Technical Data ADC CIRCUIT INFORMATION The ADuC847 incorporates a 10-channel (8-channel on the MQFP package) 24-bit Σ−∆ ADC. It also includes an on-chip programmable gain amplifier and digital filtering intended for the measurement of wide dynamic range, low frequency ...

Page 21

TABLE V : Peak to Peak Resolution (bits) vs Input Range and Update Rate for the ADuC847 with chopping Enabled SF Data Update Word Rate (Hz) ± 105. 19.79 13.5 255 5.35 14 Signal Chain Overview ...

Page 22

Preliminary Technical Data TABLE VI: Typical Output rms noise (µV) vs Input Range and Update Rate for the ADuC847 with chopping disabled. SF Data Update Word Rate (Hz) ± 1365.0 2.47 69 59.36 0.961 255 16.06 0.475 TABLE ...

Page 23

If either of the pins is floating or if the applied voltage is below a specified threshold then a flag (NOXREF) is set in the ADC status register (ADCSTAT), conversion results are clamped and calibration registers are not updated if ...

Page 24

Preliminary Technical Data ADCMODE (ADC Mode Register) Used to control the operational mode of the ADC. SFR Address D1H Power-On Default Value 10H Bit Addressable No Table IX. ADCMODE SFR Bit Designations Bit Name Description 7 ––– Reserved for Future ...

Page 25

ADCCON1 (ADC Control Register) ADCCON1 is used to configure the ADC for Buffer, unipolar or bipolar coding and ADC range configuration. ADCCON1 ADC Control SFR SFR Address D2H Power-On Default Value 07H Bit Addressable No Table X. ADCCON1 SFR Bit ...

Page 26

Preliminary Technical Data ADCCON2 (ADC Channel Select Register) ADCCON2 is used to select the channel for the ADC ADCCON2 ADC Channel Select Register SFR Address E6H Power-On Default Value 00H Bit Addressable No Table XI. ADCCON2 SFR Bit Designations Bit ...

Page 27

Preliminary Technical Data SERIAL INTERFACE The ADuC847 supports a fully licenced* I I2C interface is implemented as a full hardware slave and software master. SDATA (pin 27 on MQFP package and pin 29 on CSP package) is ...

Page 28

Preliminary Technical Data 2 I2CDAT I C Data Register Function The I2CDAT SFR is written to by user code to transmit data, or read by user code to read data just received by the I2C interface. Accessing I2CDAT automatically clears ...

Page 29

Table XIII. SPICON SFR Bit De Bit Name Description 7 ISPI SPI Interrupt bit Set by MicroConverter at the end of each SPI transfer Cleared directly by user code or indirectly by reading the SPIDAT SFR 6 WCOL Write ...

Page 30

Preliminary Technical Data REV. PrA 05/03 OUTLINE DIMENSIONS 30 ADuC847 ...

Related keywords