m95512-r STMicroelectronics, m95512-r Datasheet - Page 26

no-image

m95512-r

Manufacturer Part Number
m95512-r
Description
512kbit Serial Spi Bus Eeprom With High Speed Clock
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
m95512-rDW6P
Manufacturer:
ST
0
Part Number:
m95512-rDW6TP
Manufacturer:
STMicroelectronics
Quantity:
150 141
Part Number:
m95512-rDW6TP
Manufacturer:
ST
Quantity:
8 963
Part Number:
m95512-rDW6TP
Manufacturer:
ST
0
Part Number:
m95512-rDW6TP
Manufacturer:
ST
Quantity:
20 000
Part Number:
m95512-rMB6TG
Manufacturer:
ST
Quantity:
8 000
Part Number:
m95512-rMB6TG
Manufacturer:
ST
0
Part Number:
m95512-rMN6TP
Manufacturer:
TDK
Quantity:
324
Part Number:
m95512-rMN6TP
Manufacturer:
ST
0
Part Number:
m95512-rMN6TP
Manufacturer:
ST
Quantity:
3 639
ECC (Error Correction Code) and Write cycling
7
8
8.1
8.2
26/39
ECC (Error Correction Code) and Write cycling
The M95512-W and M95512-R devices offer an ECC (Error Correction Code) logic which
compares each 4-byte word with its associated 6 EEPROM bits of ECC. As a result, if a
single bit out of 4 bytes of data happens to be erroneous during a Read operation, the ECC
detects it and replaces it by the correct value. The read reliability is therefore much improved
by the use of this feature.
Note however that even if a single byte has to be written, 4 bytes are internally modified
(plus the ECC bits), that is, the addressed byte is cycled together with the other three bytes
making up the word. It is therefore recommended to write by words of 4 bytes in order to
benefit from the larger amount of Write cycles.
The M95512-W and M95512-R devices are qualified at 1 million (1 000 000) Write cycles,
using a cycling routine that writes to the device by multiples of 4-byte packets.
Power-up and delivery state
Power-up state
After Power-up, the device is in the following state:
The SRWD, BP1 and BP0 bits of the Status Register are unchanged from the previous
power-down (they are non-volatile bits).
Initial delivery state
The device is delivered with the memory array set at all 1s (FFh). The Status Register Write
Disable (SRWD) and Block Protect (BP1 and BP0) bits are initialized to 0.
Standby Power mode
Deselected (after Power-up, a falling edge is required on Chip Select (S) before any
instructions can be started).
Not in the Hold Condition
Write Enable Latch (WEL) is reset to 0
Write In Progress (WIP) is reset to 0
M95512-W, M95512-R

Related parts for m95512-r