x80201 Intersil Corporation, x80201 Datasheet

no-image

x80201

Manufacturer Part Number
x80201
Description
Power Supply Swquencer With Power-up System Mnitoring
Manufacturer
Intersil Corporation
Datasheet
Power Supply Sequencer with Power-up
System Monitoring
The X80200 power sequencer provides a flexible approach
for handling difficult system power-up conditions. The
X80200 includes control of up to three voltage supplies and
can be cascaded to control additional supplies. The device
contains independent undervoltage lockout for each
controlled voltage.
The three voltage control circuits allow sequencing for
primary, core, and I/O voltages. The core and I/O supplies
are linked together with a comparator or a timer allowing a
tight coupling between these two supplies. The sequencing
may be either voltage based or time based.
The X80200 contains separate charge pumps to control
external N-channel power FETs for each of the supplies. The
charge pumps provide the high gate control voltage
necessary for efficient operation of the FET switches.
The X80200 turns on the primary voltage to the system
when the voltage source is steady. This primary FET switch
turn-on can be delayed with an external RC circuit. For the
secondary voltage sources, the device has a built-in “core-
up-first and core-down-last” sequencing logic which is ideal
for high performance processors, DSPs and ASICs.
The serial bus can be used to monitor the status or turn off
each of the external power switches. The X80200 has 3
slave address bits that allow up to 8 devices to be connected
to the same bus.
Pinout
READY
SETV
GND
SDA
REF
SCL
NC
A0
A1
A2
10
1
2
3
4
5
6
7
8
9
20 LD TSSOP
TOP VIEW
®
1
18
17
16
15
14
13
12
11
20
19
Data Sheet
VDDL
VDDM
VDDH
VFB
DNC
GATE_M
GATE_H
GATE_L
ENS
GATEH_EN
X80200, X80201, X80202, X80203, X80204
1-888-INTERSIL or 321-724-7143
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
Features
• Sequence three voltage supplies independently
• Status register bits monitor gate output status
• SMBus compatible Interface
• Slave address identification for up to 8 power sequencers
• Surface mount 20-pin TSSOP Package
Applications
• Distributed Power Supply Designs
• Multi-voltage systems
• Multiprocessor systems
• Embedded Processor Applications
• Digital Signal Processors, FPGAs, ASICs, Memory
• N + 1 Redundant Power Supplies
• Support for SSI – Server System Infrastructure
• -48V Hotswap Power Backplane/Distribution
• Card Insertion Detection and Power
• Power Sequencing DC-DC Supplies
• Databus Power Interfacing
• Custom Industrial Power Backplanes
• Other: ATE, Data Acquisition, Mass Storage, Servers,
Ordering Information
PART NUMBER
- Core and Logic I/O VCC power sequencer for processor
- Power up and power down control
- Voltage monitors have undervoltage lockout
- Internal charge pump drives external N-channel FET
- Cascadable to sequence more than 3 supplies
- Time based or voltage based sequencing
(24 supplies) on the same bus
Controllers
Specifications
Data com, Wireless Basestations
X80200V20I
X80201V20I
X80202V20I
X80203V20I
X80204V20I
switches
supplies
January 21, 2005
All other trademarks mentioned are the property of their respective owners.
|
Intersil (and design) is a registered trademark of Intersil Americas Inc.
UVLO
4.5
4.5
3.0
3.0
3.0
Copyright Intersil Americas Inc. 2005. All Rights Reserved
H
UVLO
2.25
2.25
2.25
3.0
0.9
M
UVLO
0.9
0.9
1.7
0.9
0.9
L
FN8154.0
PACKAGE
TSSOP
TSSOP
TSSOP
TSSOP
TSSOP

Related parts for x80201

x80201 Summary of contents

Page 1

... SCL 10 READY 11 1 X80200, X80201, X80202, X80203, X80204 January 21, 2005 Features • Sequence three voltage supplies independently - Core and Logic I/O VCC power sequencer for processor supplies - Power up and power down control - Voltage monitors have undervoltage lockout - Internal charge pump drives external N-channel FET ...

Page 2

... X80200, X80201, X80202, X80203, X80204 Functional Diagram VDDH 18 UVLO H 19 VDDM UVLO M VDDL 20 UVLO SETV 1 REF GND Pin Descriptions PIN NAME 1 SETV Set Voltage. This pin is used for voltage based power sequencing of supplies VDDM and VDDL. If unused connect to ground. ...

Page 3

... X80200, X80201, X80202, X80203, X80204 Absolute Maximum Ratings Temperature under bias . . . . . . . . . . . . . . . . . . . . . .-65°C to +135°C Storage temperature . . . . . . . . . . . . . . . . . . . . . . . .-65°C to +150°C Voltage on given pin (Power Sequencing Functions): All V pins . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .7V DD CAUTION: Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied ...

Page 4

... X80200, X80201, X80202, X80203, X80204 Power Sequencing Control Circuits SYMBOL PARAMETER V GATE_H, GATE_M GATE_ON GATE_L GATE_H, GATE_M GATE_L V Gate Voltage Drive (OFF) for GATE_H, GATE_OFF GATE_M, GATE_L I Gate Current Drive (ON) for GATE_H, GATE_ON GATE_M, GATE_L I Gate Sinking Current Drive (OFF) for ...

Page 5

... X80200, X80201, X80202, X80203, X80204 Serial bus Interface Electrical Characteristics SYMBOL PARAMETER V Signal Input Low Voltage IL V Signal Input High Voltage IH V Signal Output Low Voltage OL C Capacitive Load per bus segment BUS Capacitance SYMBOL PARAMETER C Output Capacitance (SDA) OUT C Input Capacitance (SCL) ...

Page 6

... X80200, X80201, X80202, X80203, X80204 Bus Interface AC Timing SYMBOL PARAMETER f Clock Frequency SCL t Clock Cycle Time CYC t Clock High Time HIGH t Clock Low Time LOW t Start Set-up Time SU:STA t Start Hold Time HD:STA t Stop Set-up Time SU:STO t SDA Data Input Set-up Time ...

Page 7

... X80200, X80201, X80202, X80203, X80204 Principles of Operation Power Sequencing Control (PSC) The Intersil X80200 supports a variety of sequencing applications. The sequencing can be voltage-based or time- based. Some examples are shown in Figure , Figure , and Figure in the Applications section. The X80200 allows for designs that can control the power sequencing three voltage supplies ...

Page 8

... X80200, X80201, X80202, X80203, X80204 The READY output pin reflects the condition of the VDDH input. READY is LOW as long as VDDH is below UVLO and remains LOW for a period of t PURST crosses UVLO , see Figure 4. Once VDDH rises above H UVLO and remains stable for t ...

Page 9

... X80200, X80201, X80202, X80203, X80204 SETV t GATE_L DELAY_DOWN REF FET “L” REF DRAIN (VFB) GATE_M FIGURE 5. VOLTAGE BASED SEQUENCING OF GATE_M AND GATE_L Power Supply Failure Conditions Should there be a power failure of VDDH, GATE_H, GATE_M and GATE_L charge pumps are all turned OFF when VDDH falls below the UVLO threshold ...

Page 10

... X80200, X80201, X80202, X80203, X80204 Register Information The Register Block is organized as follows: • Status Register (SR) (1 Byte). Located at address 00h. • Remote Shut Down Register (RSR) (1 Byte). Located at address FFh. Status Register (Volatile STAT_ STAT_ GATEH ...

Page 11

... X80200, X80201, X80202, X80203, X80204 SERIAL CLOCK AND DATA Data states on the SDA line can change only during SCL LOW. SDA state changes during SCL HIGH are reserved for indicating start and stop conditions. (See Figure 7 ...

Page 12

... X80200, X80201, X80202, X80203, X80204 Read Operation A Read operation is initiated in the same manner as a write operation with the exception that the R/W bit of the Slave Address Byte is set to one. Prior to issuing the Slave Address Byte with the R/W bit set to one, the master must first perform a “dummy” write operation. ...

Page 13

... X80200, X80201, X80202, X80203, X80204 SIGNALS FROM THE MASTER SDA BUS SIGNALS FROM THE SLAVE S S SIGNALS FROM SIGNALS FROM T T DEVICE DEVICE THE MASTER THE MASTER SDA BUS SDA BUS SIGNALS FROM SIGNALS FROM THE SLAVE ...

Page 14

... X80200, X80201, X80202, X80203, X80204 DC-DC PRIMARY #1 I/O VOLTAGES DC-DC #2 PGOOD1 DC-DC #3 OPTIONAL DELAY SMBus FIGURE 14. TELECOM BACKPLACE/SYSTEM POWER SUPPLY TIME BASED POWER SEQUENCING 14 H (OPTIONAL) CORE VOLTAGES PGOOD2 VFB VDDH GATE_H VDDM GATE_M REF GATE_L SETV ENS VDDL A0 PULL UP TO SET GATEH_EN ADDRESS HIGH ...

Page 15

... X80200, X80201, X80202, X80203, X80204 PRIMARY DC- I/O DC-DC #2 PGOOD1 7,8,55-57 V ID4:ID0 VRM 10 PWRGD POWER SUPPLY VCORE 53 OUTEN 5 SCL SDA 9 OPTION DELAY SMBus FIGURE 15. POWER SEQUENCING OF VRM SUPPLIES 15 POWER SEQUENCING (TIME BASED MODE) USING POWER GOOD SIGNALS X80200 VFB VDDH GATE_H VDDM GATE_M NC REF ...

Page 16

... X80200, X80201, X80202, X80203, X80204 Packaging Information All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation’s quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use ...

Related keywords