r5f21346mnfp Renesas Electronics Corporation., r5f21346mnfp Datasheet - Page 411

no-image

r5f21346mnfp

Manufacturer Part Number
r5f21346mnfp
Description
Single-chip Mcus Incorporates The R8c Cpu Core
Manufacturer
Renesas Electronics Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
r5f21346mnfp#V0
Manufacturer:
Renesas Electronics America
Quantity:
10 000
R8C/34M Group
R01UH0131EJ0100 Rev.1.00
Jun 21, 2011
20.7.10 Timer RD Status Register i (TRDSRi) (i = 0 or 1) in Complementary PWM
Notes:
1. Nothing is assigned to b5 in the TRDSR0 register. When writing to b5, write 0. When reading, the content is 1.
2. The writing results are as follows:
3. Including when the BFji bit in the TRDMR register is set to 1 (TRDGRji is used as the buffer register).
After Reset
After Reset
Bit
b0
b1
b2
b3
b4
b5
b6
b7
Address 0143h (TRDSR0), 0153h (TRDSR1)
• This bit is set to 0 when the read result is 1 and 0 is written to the same bit.
• This bit remains unchanged even if the read result is 0 and 0 is written to the same bit. (This bit remains 1 even
• This bit remains unchanged if 1 is written to it.
Symbol
if it is set to 1 from 0 after reading, and writing 0.)
Symbol
Bit
IMFC
IMFD
IMFA
IMFB
OVF
UDF
Mode
b7
1
1
Input capture / compare match flag A [Source for setting this bit to 0]
Input capture / compare match flag B [Source for setting this bit to 0]
Input capture / compare match flag C [Source for setting this bit to 0]
Input capture / compare match flag D [Source for setting this bit to 0]
Overflow flag
Underflow flag
Nothing is assigned. If necessary, set to 0. When read, the content is 1.
b6
1
1
Bit Name
(1)
UDF
b5
1
0
OVF
b4
0
0
Write 0 after read
[Source for setting this bit to 1]
When the value in the TRDi register matches with
the value in the TRDGRAi register.
Write 0 after read
[Source for setting this bit to 1]
When the value in the TRDi register matches with
the value in the TRDGRBi register.
Write 0 after read
[Source for setting this bit to 1]
When the value in the TRDi register matches with
the value in the TRDGRCi register
Write 0 after read
[Source for setting this bit to 1]
When the value in the TRDi register matches with
the value in the TRDGRDi register
[Source for setting this bit to 0]
Write 0 after read
[Source for setting this bit to 1]
When the TRDi register overflows.
[Source for setting this bit to 0]
Write 0 after read
[Source for setting this bit to 1]
When the TRD1 register underflows.
IMFD
b3
0
0
IMFC
b2
0
0
(2)
(2)
(2)
(2)
(2)
(2)
.
.
.
.
.
.
Function
IMFB
b1
0
0
IMFA
b0
0
0
(3)
(3)
.
.
TRDSR0 register
TRDSR1 register
Page 379 of 740
20. Timer RD
R/W
R/W
R/W
R/W
R/W
R/W
R/W

Related parts for r5f21346mnfp