r5f21346mnfp Renesas Electronics Corporation., r5f21346mnfp Datasheet - Page 565

no-image

r5f21346mnfp

Manufacturer Part Number
r5f21346mnfp
Description
Single-chip Mcus Incorporates The R8c Cpu Core
Manufacturer
Renesas Electronics Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
r5f21346mnfp#V0
Manufacturer:
Renesas Electronics America
Quantity:
10 000
R8C/34M Group
R01UH0131EJ0100 Rev.1.00
Jun 21, 2011
26.2.6
Notes:
1. Set according to the necessary transfer rate in master mode. Refer to Tables 26.4 and 26.5 Transfer Rate
2. Rewrite the TRS bit between transfer frames.
3. When the first 7 bits after the start condition in slave receive mode match the slave address set in the SAR
4. In master mode with the I
5. When an overrun error occurs in master receive mode with the clock synchronous serial format, the MST bit is
6. In multimaster operation, use the MOV instruction to set bits TRS and MST.
7. When writing 0 to the ICE bit or 1 to the IICRST bit in the ICCR2 register during an I
After Reset
Bit
b0
b1
b2
b3
b4
b5
b6
b7
Address 0198h
Examples for the transfer rate. This bit is used for maintaining the setup time in transmit mode of slave mode.
The time is 10Tcyc when the CKS3 bit is set to 0 and 20Tcyc when the CKS3 bit is set to 1. (1Tcyc = 1/f1(s))
register and the 8th bit is set to 1, the TRS bit is set to 1.
slave receive mode.
set to 0 and the I
the BBSY bit in the ICCR2 register and the STOP bit in the ICSR register may become undefined. Refer to 26.9
Notes on I
Symbol
Symbol
RCVD
Bit
CKS0
CKS1
CKS2
CKS3
MST
TRS
ICE
IIC bus Control Register 1 (ICCR1)
2
C bus Interface .
ICE
b7
0
Transmit clock select bits 3 to 0
Transfer/receive select bit
Master/slave select bit
Receive disable bit
I
2
C bus interface enable bit
2
C bus enters slave receive mode.
RCVD
b6
0
2
Bit Name
C bus format, if arbitration is lost, bits MST and TRS are set to 0 and the IIC enters
MST
b5
0
(5, 6)
(2, 3, 6)
(7)
TRS
b4
0
(1)
b3 b2 b1 b0
b5 b4
After reading the ICDRR register while the TRS bit is
set to 0
0: Next receive operation continues
1: Next receive operation disabled
0: This module is halted
1: This module is enabled for transfer operations
0 0 0 0: f1/28
0 0 0 1: f1/40
0 0 1 0: f1/48
0 0 1 1: f1/64
0 1 0 0: f1/80
0 1 0 1: f1/100
0 1 1 0: f1/112
0 1 1 1: f1/128
1 0 0 0: f1/56
1 0 0 1: f1/80
1 0 1 0: f1/96
1 0 1 1: f1/128
1 1 0 0: f1/160
1 1 0 1: f1/200
1 1 1 0: f1/224
1 1 1 1: f1/256
0 0: Slave Receive Mode
0 1: Slave Transmit Mode
1 0: Master Receive Mode
1 1: Master Transmit Mode
(Pins SCL and SDA are set to a port function)
(Pins SCL and SDA are in a bus drive state)
CKS3
b3
0
CKS2
b2
0
Function
CKS1
(4)
b1
0
2
CKS0
C bus interface operation,
b0
0
26. I
Page 533 of 740
2
C bus Interface
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W

Related parts for r5f21346mnfp