fc940l Fairchild Semiconductor, fc940l Datasheet

no-image

fc940l

Manufacturer Part Number
fc940l
Description
Voltage Clock Distribution Device With
Manufacturer
Fairchild Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
fc940lVBX
Manufacturer:
FAIRCHILD/仙童
Quantity:
20 000
© 1999 Fairchild Semiconductor Corporation
FC940LVB
FC940L
Low Voltage 1 to 18 Clock Distribution Device with
Selectable PECL or LVTTL Input
General Description
The FC940L is a 1 to 18 low voltage clock fanout buffer.
The device allows for the selection of either differential
PECL or LVTTL/CMOS input levels. The 18 outputs are
compatible with LVCMOS or LVTTL technology and are
capable of driving 50
The device has a minimal propagation delay and features
low part-to-part and pin-to-pin skews. The outputs of the
device are designed to operate at either 2.5V or 3.3V V
The output transistors have a 20
3.3V (2.5V) V
3.3V.
The FC940L is fabricated in a high performance BiCMOS
Process.
Ordering Code:
Device also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Connection Diagram
Order Number
CC
Pin Assignment for TQFP
. The input and core circuitry operate at
Package Number
series or parallel terminated lines.
VBE32A
(30 ) impedance at
32-Lead Thin Quad Flat Package, JEDEC MO-136, 7mm Square
DS500140.prf
CC
.
Features
Pin Descriptions
Truth Table
H
L
X
PECL_CLK, PECL_CLK
LVC_CLK
SEL
O[0:17]
Selectable Differential PECL or LVTTL/CMOS inputs
2.5V/3.3V output V
Typical propagation delays 2.5 ns
Part-to-Part skew
Typical Pin-to-Pin skew 200 ps
Ability to drive 50
mission lines
Latchup performance exceeds 300 mA
ESD performance:
Human body model
Machine model
Pin compatible to MPC940L
32 pin TQFP package
Low Voltage Level
Immaterial
High Voltage Level
PECL_CLK
Pin Names
H
X
X
L
Package Description
Inputs
LVC_CLK
200V
CC
900 ps
series or parallel terminated trans-
2000V
X
X
H
supply operation
L
Differential PECL Input
LVTTL/CMOS Clock Input
Input Selection Pin
Low Voltage CMOS Outputs
August 1998
Revised January 1999
SEL
H
H
L
L
Description
www.fairchildsemi.com
Outputs
O
0
–O
H
H
L
L
17

Related parts for fc940l

fc940l Summary of contents

Page 1

... Low Voltage Clock Distribution Device with Selectable PECL or LVTTL Input General Description The FC940L low voltage clock fanout buffer. The device allows for the selection of either differential PECL or LVTTL/CMOS input levels. The 18 outputs are compatible with LVCMOS or LVTTL technology and are capable of driving 50 series or parallel terminated lines ...

Page 2

... Functional Description The FC940L Clock distribution fanout buffer. The devices accept either a differential PECL or LVCMOS/ LVTTL input signal and generates 18 LVCMOS output sig- nals. The SEL signal selects the differential PECL CLK input signals when held at a logic “L” and selects the LVC- MOS CLK input signal when held at a logic “ ...

Page 3

Absolute Maximum Ratings Supply Voltage ( Input Voltage ( Output Voltage (V ) (Note 2) 0. Input Diode Current ( Output Diode Current (I ) ...

Page 4

DC Electrical Characteristics (V Symbol Parameter V High Level Input Voltage PECLK_CLK IH V Low Level Input Voltage PECLK_CLK IL V Peak-to-Peak Input Voltage PP VCMR Common Mode Range (Note 4) V High Level Output Voltage OH V Low Level ...

Page 5

AC Loading and Waveforms FIGURE 2. Waveform for Non-Inverting Output Signal FIGURE 3. Waveform for Pin-to-Pin Output Skew dpwh (t FIGURE 5. Output Pulse Width High/Low FIGURE 6. Differential Input Signals Symbol VCCI PECL_CLK 50% of Swing LVC_CLK FIGURE 1. ...

Page 6

Physical Dimensions inches (millimeters) unless otherwise noted 32-Lead Thin Quad Flat Package, JEDEC, M0-136, 7mm Square LIFE SUPPORT POLICY FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL ...

Related keywords