hys64t128020edv-2.5-c2 Qimonda, hys64t128020edv-2.5-c2 Datasheet - Page 16

no-image

hys64t128020edv-2.5-c2

Manufacturer Part Number
hys64t128020edv-2.5-c2
Description
200-pin 1.5v Ddr2 Sdram So-dimm Modules So-dimm Sdram
Manufacturer
Qimonda
Datasheet
1)
2) Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down
3) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew
4) The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS,
5) Inputs are not recognized as valid until
6) The output timing reference voltage level is
Rev. 0.50, 2008-01
01242008-QE4B-HF08
Parameter
DQS/DQS low-impedance time from
CK / CK
MRS command to ODT update delay
Mode register set command cycle
time
OCD drive mode output delay
DQ/DQS output hold time from DQS
DQ hold skew factor
Average periodic refresh Interval
Auto-Refresh to Active/Auto-Refresh
command period
Read preamble
Read postamble
Active to active command period for
1KB page size products
Active to active command period for
2KB page size products
Internal Read to Precharge command
delay
Write preamble
Write postamble
Write recovery time
Internal write to read command delay
Exit power down to read command
Exit active power-down mode to read
command (slow exit, lower power)
Exit precharge power-down to any
valid command (other than NOP or
Deselect)
Exit self-refresh to a non-read
command
Exit self-refresh to read command
Write command to DQS associated
clock edges
V
and then restarted through the specified initialization sequence before normal operation can continue.
Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode.
input reference level is the crosspoint when in differential strobe mode.
DDQ
= 1.8 V ± 0.1V;
V
DD
= 1.8 V ± 0.1 V.
V
Symbol
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
WL
REF
LZ.DQS
MOD
MRD
OIT
QH
QHS
REFI
RFC
RPRE
RPST
RRD
RRD
RTP
WPRE
WPST
WR
WTR
XARD
XARDS
XP
XSNR
XSRD
V
stabilizes. During the period before
TT
.
DDR2–800
t
0
2
0
t
127.5
0.9
0.4
7.5
10
7.5
0.35
0.4
15
7.5
2
8 – AL
2
t
200
RL – 1
Min.
AC.MIN
HP
RFC
+10
t
QHS
16
Max.
t
12
12
300
7.8
3.9
1.1
0.6
0.6
AC.MAX
HYS64T[128/256]020EDV–[25F/2.5/3S](–)C2
V
REF
DDR2–667
t
0
2
0
t
127.5
0.9
0.4
7.5
10
7.5
0.35
0.4
15
7.5
2
7 – AL
2
t
200
RL–1
Min.
AC.MIN
HP
RFC
stabilizes, CKE = 0.2 x
Small Outline DDR2 SDRAM Modules
+10
t
QHS
Max.
t
12
12
340
7.8
3.9
1.1
0.6
0.6
Advance Internet Data Sheet
AC.MAX
V
DDQ
is recognized as low.
Unit
ps
ns
nCK
ns
ps
ps
µs
µs
ns
t
t
ns
ns
ns
t
t
ns
ns
nCK
nCK
nCK
ns
nCK
nCK
CK.AVG
CK.AVG
CK.AVG
CK.AVG
Note
)4)5)6)7)
8)21)
34)
34)
25)
26)
27)28)
27)29)
30)
31)32)
31)33)
34)
34)
34)
34)
34)35)
34)
1)2)3

Related parts for hys64t128020edv-2.5-c2