mx25l3205mi-20g Macronix International Co., mx25l3205mi-20g Datasheet
mx25l3205mi-20g
Related parts for mx25l3205mi-20g
mx25l3205mi-20g Summary of contents
Page 1
FEATURES GENERAL • Serial Peripheral Interface (SPI) compatible -- Mode 0 and Mode 3 • 33,554,432 x 1 bit structure • 64 Equal Sectors with 64K byte each - Any sector can be erased • Single Power Supply Operation - ...
Page 2
GENERAL DESCRIPTION The MX25L3205 is a CMOS 33,554,432 bit serial eLiteFlash TM Memory, which is configured as 4,194,304 x 8 internally. The MX25L3205 features a serial peripheral interface and software protocol allowing operation on a simple 3- wire bus. The ...
Page 3
BLOCK DIAGRAM Generator SI CS#, ACC, WP#,HOLD# SCLK P/N: PM1169 Address Memory Array Data Register Y-Decoder SRAM Buffer Mode State HV Logic Machine Generator Clock Generator 3 MX25L3205 Output Sense Amplifier Buffer SO REV. 1.0, JUL. 15, 2005 ...
Page 4
DATA PROTECTION • Power-On Reset and an internal timer (tPUW) can provide protection against inadvertant changes while the power supply is outside the operating specification. • Program, Erase and Write Status Register instructions are checked that they consist of a ...
Page 5
Table 1. Protected Area Sizes Status bit BP2 BP1 BP0 Note: 1. The device is ready ...
Page 6
HOLD FEATURE HOLD# pin signal goes low to hold any serial communications with the device. The HOLD feature will not stop the operation of write status register, programming, or erasing in progress. The operation of HOLD requires Chip Select(CS#) keeping ...
Page 7
Table 2. COMMAND DEFINITION COMMAND WREN WRDI (byte) (write (write Enable) disable) 1st 06 Hex 04 Hex 2nd 3rd 4th 5th Action sets the reset the output the (WEL) (WEL) write write enable enable latch bit latch bit COMMAND SE ...
Page 8
Sector Address Range 63 3F0000h 62 3E0000h 61 3D0000h 60 3C0000h 59 3B0000h 58 3A0000h 57 390000h 56 380000h 55 370000h 54 360000h 53 350000h 52 340000h 51 330000h 50 320000h 49 310000h 48 300000h 47 2F0000h 46 2E0000h 45 ...
Page 9
DEVICE OPERATION 1. Before a command is issued, status register should be checked to ensure device is ready for the intended operation. 2. When incorrect command is inputted to this LSI, this LSI becomes standby mode and keeps the standby ...
Page 10
COMMAND DESCRIPTION (1) Write Enable (WREN) The Write Enable (WREN) instruction is for setting Write Enable Latch (WEL) bit. For those instructions like PP, SE, CE, and WRSR, which are intended to change the device content, should be set every ...
Page 11
Read Status Register (RDSR) The RDSR instruction is for reading Status Register Bits. The Read Status Register can be read at any time (even in program/erase/write status register condition) and continuously recommended to check the Write in ...
Page 12
Write Status Register (WRSR) The WRSR instruction is for changing the values of Status Register Bits. Before sending WRSR instruction, the Write Enable (WREN) instruction must be decoded and executed to set the Write Enable Latch (WEL) bit in ...
Page 13
Note: If SRWD bit=1 but WP# is low impossible to write the Status Register even if the WEL bit has previously been set rejected to write the Status Register and not be executed. Hardware Protected Mode ...
Page 14
Sector Erase (SE) The Sector Erase (SE) instruction is for erasing the data of the chosen sector to be "1". A Write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit before sending the Sector ...
Page 15
Enter 4Kbit Mode (EN4K) and Exit 4Kbit Mode (EX4K) Enter and Exit 4kbit mode (EN4K & EX4K) (see Figure 27 & 28) EN4K and EX4K will not be executed when the chip is in busy state. Enter 4kbit mode ...
Page 16
SCLK while CS low. If the device was not previously in Deep Power- down mode, the device transition to standby mode is immediate. If the device was previously in Deep Power-down ...
Page 17
POWER-ON STATE P/N: PM1169 MX25L3205 17 REV. 1.0, JUL. 15, 2005 ...
Page 18
ELECTRICAL SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS RATING Ambient Operating Temperature - for Storage Temperature Applied Input Voltage Applied Output Voltage VCC to Ground Potential Figure 4.Maximum Negative Overshoot Waveform 20ns 0V -0.5V CAPACITANCE ...
Page 19
Figure 6. INPUT TEST WAVEFORMS AND MEASUREMENT LEVEL Input timing referance level 0.8VCC 0.2VCC Figure 7. OUTPUT LOADING DEVICE UNDER TEST P/N: PM1169 Output timing referance level 0.7VCC AC Measurement Level 0.3VCC Note: Input pulse rise and fall time are ...
Page 20
Table 5. DC CHARACTERISTICS (Temperature = - for Industrial grade, Temperature = SYMBOL PARAMETER ILI Input Load Current ILO Output Leakage Current ISB1 VCC Standby Current ISB2 Deep Power-down Current ICC1 VCC Read ICC2 VCC Program ...
Page 21
Table 6. AC CHARACTERISTICS (Temperature = - for Industrial grade, Temperature = Symbol Alt. Parameter fSCLK fC Clock Frequency for the following instructions: FAST_READ, PP, SE, BE, DP, RES,REMS, RDP WREN, WRDI, RDID, RDSR, WRSR, EN4K, ...
Page 22
Table 7. Power-Up Timing and VWI Threshold Symbol Parameter tVSL(1) VCC(min low tPUW(1) Time delay to Write instruction VWI(1) Write Inhibit Voltage Note: 1. These parameters are characterized only. INITIAL DELIVERY STATE The device is delivered with the ...
Page 23
Figure 8. Serial Input Timing CS# tCHSL SCLK tDVCH SI High Impedance SO Figure 9. Write Protect Setup and Hold Timing during WRSR when SRWD=1 WP# tWHSL CS# SCLK SI High Impedance SO P/N: PM1169 tSLCH tCHSH tCHDX tCLCH MSB ...
Page 24
Figure 10. Hold Timing CS# SCLK SO SI HOLD# Figure 11. Output Timing CS# SCLK tCLQV tCLQX tCLQX SO ADDR.LSB IN SI P/N: PM1169 tHLCH tCHHL tHHCH tCHHH tHLQZ tHHQX tCH tCLQV tCL tQLQH tQHQL 24 MX25L3205 tSHQZ LSB OUT ...
Page 25
Figure 12. Write Enable (WREN) Instruction Sequence CS# SCLK SI SO Figure 13. Write Disable (WRDI) Instruction Sequence CS# SCLK SI SO Figure 14. Read Identification (RDID) Instruction Sequence and Data-Out Sequence CS SCLK Instruction SI High ...
Page 26
Figure 15. Read Status Register (RDSR) Instruction Sequence and Data-Out Sequence CS SCLK Instruction SI High Impedance SO Notes: In serial RDID and RDSR mode, output pin SO will be enabled at 8th clock's rising edge. That ...
Page 27
Figure 18. Read Data Bytes at Higher Speed (FAST_READ) Instruction Sequence and Data-Out Sequence CS SCLK Instruction SI High Impedance SO CS SCLK Notes: In READ mode, FAST_READ mode, RES ...
Page 28
Figure 19. Page Program (PP) Instruction Sequence CS SCLK Instruction SI CS SCLK Data Byte MSB Figure 20. Sector Erase ...
Page 29
Figure 21. Chip Erase (CE) Instruction Sequence CS# SCLK SI Note: CE instruction is 60(hex) or C7(hex). Figure 22. Deep Power-down (DP) Instruction Sequence CS# 0 SCLK SI Figure 23. Release from Deep Power-down and Read Electronic Signature (RES) Instruction ...
Page 30
Figure 24. Release from Deep Power-down (RDP) Instruction Sequence CS SCLK SI High Impedance SO Figure 25. Read Electronic Manufacturer & Device ID (REMS) Instruction Sequence and Data-Out Sequence CS SCLK Instruction SI High ...
Page 31
Figure 26. Power-up Timing (max) Program, Erase and Write Commands are Rejected by the Device V CC (min) Reset State of the Device V WI P/N: PM1169 Chip Selection Not Allowed tVSL Read Access allowed tPUW ...
Page 32
Figure 27. Enter 4Kbit Mode (EN4K) Instruction Sequence CS# SCLK SI SO Figure 28. Exit 4Kbit Mode (EX4K) Instruction Sequence CS# SCLK SI SO Note: Enter and Exit 4kbit mode (EN4K & EX4K) EN4K and EX4K will not be executed ...
Page 33
Figure 29. READ ARRAY WAVEFORM (Parallel) NOTES: 1. 1st Byte='03h' 2. 2nd Byte=Address 1(AD1), AD23=BIT7, AD22=BIT6, AD21=BIT5, AD20=BIT4,....AD16=BIT0. 3. 3rd Byte=Address 2(AD2), AD15=BIT7, AD14=BIT6, AD13=BIT5, AD12=BIT4,....AD8=BIT0. 4. 4th Byte=Address 3(AD3), AD7=BIT7, AD6=BIT6, ....AD0=BIT0. 5. From Byte 5, SO Would Output ...
Page 34
Figure 30. AUTO PAGE PROGRAM TIMING WAVEFORM (Parallel) NOTES: 1. 1st Byte='02h' 2. 2nd Byte=Address 1(AD1), AD23=BIT7, AD22=BIT6, AD21=BIT5, AD20=BIT4,....AD16=BIT0. 3. 3rd Byte=Address 2(AD2), AD15=BIT7, AD14=BIT6, AD13=BIT5, AD12=BIT4,....AD8=BIT0. 4. 4th Byte=Address 3(AD3), AD7=BIT7, AD6=BIT6, ....AD0=BIT0. 5. 5th byte: 1st write ...
Page 35
Figure 31. Read Identification (RDID) Instruction Sequence and Data-Out Sequence (Parallel) CS SCLK Instruction SI High Impedance PO7~0 NOTES: 1. Under parallel mode, the fastest access clock freg. will be changed to 1.2MHz(SCLK pin clock freg.) ...
Page 36
Figure 32. Release from Deep Power-down and Read Electronic Signature (RES) Instruction Sequence and Data-Out Sequence (Parallel) CS SCLK Instruction SI High Impedance PO7~0 NOTES: 1. Under parallel mode, the fastest access clock freg. ...
Page 37
Figure 33. READ STATUS REGISTER TIMING WAVEFORM (Parallel) NOTES: 1. 1st Byte='05h' 2. BIT7 status register write disable signal. BIT7=1, means SR write disable. 3. BIT6=0 ==> Program/erase is correct. 4. BIT4 defines the level of protected block. ...
Page 38
Figure 34. Read Electronic Manufacturer & Device ID (REMS) Instruction Sequence and Data-Out Sequence (Parallel) CS SCLK Instruction SI High Impedance PO7~0 CS# SCLK PO7~0 NOTES: (1) ADD=00H will output the manufacturer's ...
Page 39
RECOMMENDED OPERATING CONDITIONS At Device Power-Up AC timing illustrated in Figure A is recommended for the supply voltages and the control signals at device power-up. If the timing in the figure is ignored, the device may not operate correctly. VCC(min) ...
Page 40
ERASE AND PROGRAMMING PERFORMANCE PARAMETER Chip Erase Time Chip Erase Time (with ACC=12V) Sector erase Time Sector erase Time (with ACC=12V) Additional 4Kb Erase Time Page Programming Time Page Programming Time (with ACC=12V) Erase/Program Main Array Cycle Additional 4Kb Note: ...
Page 41
... ORDERING INFORMATION PART NO. ACCESS TIME(ns) MX25L3205MC-20 20 MX25L3205MC-20G 20 MX25L3205MI-20 20 MX25L3205MI-20G 20 P/N: PM1169 OPERATING STANDBY CURRENT(mA) CURRENT(uA MX25L3205 Temperature PACKAGE Remark 0~70 C 16-SOP 0~70 C 16-SOP Pb-free -40~85 C 16-SOP -40~85 C 16-SOP Pb-free REV. 1.0, JUL. 15, 2005 ...
Page 42
PART NAME DESCRIPTION P/N: PM1169 3205 OPTION: G: Pb-free blank: normal SPEED: 20: 50MHz, for SPI TEMPERATURE RANGE: C: Commercial (0˚C to 70˚C) I: Industrial (-40˚C to 85˚C) PACKAGE: M: 300mil 16-SOP DENSITY ...
Page 43
PACKAGE INFORMATION P/N: PM1169 MX25L3205 43 REV. 1.0, JUL. 15, 2005 ...
Page 44
REVISION HISTORY Revision No. Description 1.0 1. Removed "Preliminary" title 2. Added "Recommended Operating Conditions" 3. Added "additional 4Kb erase time" and "cycle time" 4. Added "Part Name Description" separated from MX25L1605, MX25L3205, MX25L6405 to MX25L3205 P/N: ...
Page 45
... MX25L3205 MACRONIX INTERNATIONAL CO., LTD. reserves the right to change product and specifications without notice. ...