ax88790 ASIX Electronics Corporation, ax88790 Datasheet - Page 35

no-image

ax88790

Manufacturer Part Number
ax88790
Description
Pcmcia 10/100m Fast Ethernet Controller With Embedded Phy
Manufacturer
ASIX Electronics Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ax88790-LF
Manufacturer:
ASIX
Quantity:
108
Part Number:
ax88790L
Manufacturer:
ASIX
Quantity:
20 000
Part Number:
ax88790LF
Manufacturer:
AX
Quantity:
110
29.15 (LOCALRST)
29.14 (RST1)
29.13 (RST2)
29.12 (100_OFF)
29.11 (LED_BLINK)
29.10 (CRS_SEL)
29.9 (LINK_ERR)
29.8 (PKT_ERR)
29.7 (PULSE_STR)
29.6 (EDB)
29.5 (SAB)
29.4 (SDB)
29.3 (CARIN_EN)
29.2 (JAM_COL)
29.1 (FEF-EN)
29.0 (FX)
4.4.15 MR29 –Device-Specific Register 2 (100Mbps Control) Bit Descriptions
FIELD
AX88790 L
TYPE
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Management Reset. This is the local management reset bit. Writing logic 1
to this bit will cause the lower 16 registers and registers 28 and 29 to be reset
to their default values. This bit is self-clearing.
Generic Reset 1. This register is used for manufacture test only.
Generic Reset 2. This register is used for manufacture test only.
100Mbits/s Transmitter Off. When this bit is set to 0, it forces TPI low and
TPIN- high. This bit defaults to 1.
LED Blinking. This register, when 1, enables LED blinking. This is ORed
with LED_BLINK_EN. Default is 0.
Carrier Sense Select. MCRS will be asserted on receive only when this bit
is set to a 1. If this bit is set to logic 0, MCRS will by asserted on receive or
transmit. This bit is ORed with the CRS_SEL pin.
Link Error Indication. When this bit is a 1, a link error code will be
reported on MRXD[3:0] of the PHY when MRX_ER is asserted on the MII.
The specific error codes are listed in the MRXD pin description. If it is 0, it
will disable this function.
Packet Error Indication Enable. When this bit is a 1, a packet error code,
which indicates that the scrambler is not locked, will be reported on
MRXD[3:0] of the PHY when MRX_ER is asserted on the MII. When this
bit is 0, it will disable this function.
Pulse Stretching. When this bit is set to 1, the CS, XS, and RS output
signals will be stretched between approximately 42 ms- 84 ms. If this bit is
0, it will disable this feature. Default state is 0.
Encoder/Decoder Bypass. When this bit is set to 1, the 4B/5B-encoder and
5B/4B-decoder function will be disabled. This bit is ORed with the EDBT
pin.
Symbol Aligner Bypass. When this bit is set to 1, the aligner function will
be disabled.
Scrambler/Descrambler Bypass. When this bit is set to 1, the scrambling/
descrambling functions will be disabled. This bit is ORed with the SDBT
pin.
Carrier Integrity Enable. When this bit is set to a 1, carrier integrity is
enabled. This bit is ORed with the CARIN_EN pin.
Jam Enable. When this bit is a 1, it enables JAM associated with carrier
integrity to be ORed with MCOLMCRS.
Far-End Fault Enable. This bit is used to enable the far-end fault detection
and transmission capability. This capability may only be used if
autonegotiation is disabled. This capability is to be used only with media,
which does not support autonegotiation. Setting this bit to 1 enables far-end
fault detection and logic 0 will disable the function. Default state is 0.
Fiber-Optic Mode. When this bit is a 1, the PHY is in fiber-optic mode.
This bit is ORed with FX_MODE.
3-in-1 PCMCIA Fast Ethernet Controller
35
DESCRIPTION
ASIX ELECTRONICS CORPORATION

Related parts for ax88790