XC95144-10PQG100I XILINX [Xilinx, Inc], XC95144-10PQG100I Datasheet

no-image

XC95144-10PQG100I

Manufacturer Part Number
XC95144-10PQG100I
Description
In-System Programmable CPLD
Manufacturer
XILINX [Xilinx, Inc]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC95144-10PQG100I
Manufacturer:
PANASONIC
Quantity:
20 000
Part Number:
XC95144-10PQG100I
Manufacturer:
XILINX
Quantity:
118
Part Number:
XC95144-10PQG100I
Manufacturer:
XILINX
0
DS067 (v5.7) May 28, 2009
Features
© 2009 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and other countries.
All other trademarks are the property of their respective owners.
DS067 (v5.7) May 28, 2009
Product Specification
7.5 ns pin-to-pin logic delays on all pins
f
144 macrocells with 3,200 usable gates
Up to 133 user I/O pins
5V in-system programmable
-
-
Enhanced pin-locking architecture
Flexible 36V18 Function Block (FB)
-
-
Extensive IEEE Std 1149.1 boundary-scan (JTAG)
support
Programmable power reduction mode in each
macrocell
Slew rate control on individual outputs
User programmable ground pin capability
Extended pattern security features for design
protection
High-drive 24 mA outputs
3.3V or 5V I/O capability
Advanced CMOS 5V FastFLASH technology
Supports parallel programming of more than one
XC9500 concurrently
Available in 100-pin PQFP, 100-pin TQFP, and 160-pin
PQFP packages
CNT
Endurance of 10,000 program/erase cycles
Program/erase over full commercial voltage and
temperature range
90 product terms drive any or all of 18 macrocells
within Function Block
Global and product term clocks, output enables,
set and reset signals
to 111 MHz
R
0
0
www.xilinx.com
5
XC95144 In-System
Programmable CPLD
Product Specification
Description
The XC95144 is a high-performance CPLD providing
advanced in-system programming and test capabilities for
general purpose logic integration. It is comprised of eight
36V18 Function Blocks, providing 3,200 usable gates with
propagation delays of 7.5 ns. See
ture overview.
Power Management
Power dissipation can be reduced in the XC95144 by con-
figuring macrocells to standard or low-power modes of
operation. Unused macrocells are turned off to minimize
power dissipation.
Operating current for each design can be approximated for
specific operating conditions using the following equation:
I
Where:
Figure 1
device.
CC
(mA) = MC
Figure 1: Typical I
MC
MC
MC = Total number of macrocells used
f = Clock frequency (MHz)
(300)
(160)
600
400
200
0
HP
LP
shows a typical calculation for the XC95144
= Macrocells in low-power mode
= Macrocells in high-performance mode
HP
(1.7) + MC
Clock Frequency (MHz)
CC
vs. Frequency for XC95144
LP
50
(0.9) + MC (0.006 mA/MHz) f
Figure 2
for the architec-
DS067_01_110101
100
(480)
(320)
1

Related parts for XC95144-10PQG100I

XC95144-10PQG100I Summary of contents

Page 1

... Function Blocks, providing 3,200 usable gates with propagation delays of 7.5 ns. See ture overview. Power Management Power dissipation can be reduced in the XC95144 by con- figuring macrocells to standard or low-power modes of operation. Unused macrocells are turned off to minimize power dissipation. Operating current for each design can be approximated for ...

Page 2

... I/O/GSR 2 I/O/GTS Function block outputs (indicated by the bold line) drive the I/O blocks directly. DS067 (v5.7) May 28, 2009 Product Specification JTAG In-System Programming Controller Controller I/O Blocks Figure 2: XC95144 Architecture www.xilinx.com XC95144 In-System Programmable CPLD 36 Function 18 Block 1 Macrocells Function 18 Block 2 Macrocells ...

Page 3

... mA Max GND Max GND GND 1.0 MHz V = GND, No load 1.0 MHz www.xilinx.com XC95144 In-System Programmable CPLD Value –0.5 to 7.0 –0 0.5 CC –0 0.5 CC –65 to +150 +150 Min Max o C 4.75 5. 4.5 5 4.75 5. 4.5 5.5 3.0 3 ...

Page 4

... Export Control Maximum flip-flop toggle rate, f CNT the internal operating frequency for general purpose system designs spanning multiple FBs. SYSTEM V TEST R 1 Device Output R 2 DS067 (v5.7) May 28, 2009 Product Specification XC95144 In-System Programmable CPLD XC95144-7 Min Max - 7.5 4 4.5 125 ...

Page 5

... Time Adders (1) T Incremental product term allocator delay PTA T Slew-rate limited delay SLEW Notes multiplied by the span of the function as defined in the XC9500 family data sheet. PTA DS067 (v5.7) May 28, 2009 Product Specification XC95144 In-System Programmable CPLD XC95144-7 XC95144-10 Min Max Min Max - 2.5 - 3.5 - 1 ...

Page 6

... XC95144 In-System Programmable CPLD Macro- cell TQ100 PQ100 PQ160 1 – – 43 [1] [1] [ – – – – ...

Page 7

... XC95144 In-System Programmable CPLD Macro- cell TQ100 PQ100 PQ160 1 – – – – – – – ...

Page 8

... R XC95144 Global, JTAG, and Power Pins Pin Type I/O/GCK1 I/O/GCK2 I/O/GCK3 I/O/GTS1 I/O/GTS2 I/O/GTS3 I/O/GTS4 I/O/GSR TCK TDI TDO TMS V 5V CCINT V 3.3V/5V CCIO GND 100, 21, 31, 44, 62, 69, 75, No Connects DS067 (v5.7) May 28, 2009 Product Specification TQ100 PQ100 ...

Page 9

... XC95144-7TQ100C 7.5 ns XC95144-7TQG100C 7.5 ns XC95144-7PQ160C 7.5 ns XC95144-7PQG160C 7.5 ns XC95144-10PQ100C 10 ns XC95144-10PQG100C 10 ns XC95144-10TQ100C 10 ns XC95144-10TQG100C 10 ns XC95144-10PQ160C 10 ns XC95144-10PQG160C 10 ns XC95144-10PQ100I 10 ns XC95144-10PQG100I 10 ns XC95144-10TQ100I 10 ns XC95144-10TQG100I 10 ns XC95144-10PQ160I 10 ns XC95144-10PQG160I 10 ns XC95144-15PQ100C 15 ns XC95144-15PQG100C 15 ns XC95144-15TQ100C 15 ns XC95144-15TQG100C 15 ns XC95144-15PQ160C 15 ns XC95144-15PQG160C 15 ns XC95144-15PQ100I ...

Page 10

... PQ160 160-pin Plastic Quad Flat Pack (PQFP) PQG160 160-pin Plastic Quad Flat Pack (PQFP); Pb-Free = –40° to +85°C A Packages Revision THE XILINX LIMITED WARRANTY www.xilinx.com XC95144 In-System Programmable CPLD Operating Package Type Range ). APRPW XC95144 I/O WHICH CAN BE VIEWED ( Pins. ...

Related keywords