MC68HC708XL36 FREESCALE [Freescale Semiconductor, Inc], MC68HC708XL36 Datasheet - Page 160

no-image

MC68HC708XL36

Manufacturer Part Number
MC68HC708XL36
Description
HCMOS Microcontroller Unit
Manufacturer
FREESCALE [Freescale Semiconductor, Inc]
Datasheet
MON
Entering Monitor
Mode
MC68HC708XL36
160
NOTE:
NOTE:
Table 1
If the PC3 pin is low upon monitor mode entry, the bus frequency is equal
to the frequency of CGMXCLK divided by two. CGMXCLK is a buffered
version of the clock on the OSC1 pin. If PC3 is high upon monitor mode
entry, the bus frequency is equal to the frequency of CGMXCLK divided
by four. The PLL can be engaged after monitor mode entry to multiply
the bus frequency by programming the CGM. For information on how to
program the PLL, see
PLL, PC3 must be high during monitor mode entry. With the PLL
engaged, the bus frequency is equal to the PLL output, CGMVCLK,
divided by four.
If CGMXCLK divided by two is selected as the bus frequency (PC3 = 0),
the OSC1 signal must have a 50% duty cycle at maximum bus
frequency.
Enter monitor mode with one of the pin configurations shown in
by pulling RST low and then high. The rising edge of RST latches
monitor mode. Once monitor mode is latched, the values on the PC0,
PC1, PA0, and PC3 pins can be changed.
The PA7 pin must remain at logic 0 for 24 bus cycles after the RST pin
goes high.
Freescale Semiconductor, Inc.
V
DD
For More Information On This Product,
+ V
shows the pin conditions for entering monitor mode.
Hi
Go to: www.freescale.com
0
Table 1. Monitor Mode Entry
1
MON
Clock Generator Module
0
1
1
0
CGMXCLK
---------------------------- -
Bus Clock Frequency
4
on page 83. To use the
CGMXCLK
---------------------------- -
or
2
CGMVCLK
---------------------------- -
MOTOROLA
4
4-mon08sp_1p
Table 1

Related parts for MC68HC708XL36