MC68HC708XL36 FREESCALE [Freescale Semiconductor, Inc], MC68HC708XL36 Datasheet - Page 60

no-image

MC68HC708XL36

Manufacturer Part Number
MC68HC708XL36
Description
HCMOS Microcontroller Unit
Manufacturer
FREESCALE [Freescale Semiconductor, Inc]
Datasheet
Resets and Interrupts
COP Reset
Low-Voltage
Inhibit Reset
Illegal Opcode
Reset
Illegal Address
Reset
MC68HC708XL36
60
A COP reset is an internal reset caused by an overflow of the COP
counter. A COP reset sets the COP bit in the reset status register.
To clear the COP counter and prevent a COP reset, write any value to
the COP control register at location $FFFF.
A low-voltage inhibit (LVI) reset is an internal reset caused by a drop in
the power supply voltage to the LVI
An illegal opcode reset is an internal reset caused by an opcode that is
not in the instruction set. An illegal opcode reset sets the ILOP bit in the
reset status register.
If the stop enable bit, STOP, in the configuration register is logic 0, the
STOP instruction causes an illegal opcode reset.
An illegal address reset is an internal reset caused by an opcode fetch
from an unmapped address. An illegal address reset sets the ILAD bit in
the reset status register.
A data fetch from an unmapped address does not generate a reset.
Freescale Semiconductor, Inc.
For More Information On This Product,
Holds the clocks to the CPU and modules inactive for an oscillator
stabilization delay of 4096 CGMXCLK cycles after the power
supply voltage rises to the LVI
Drives the RST pin low for as long as V
voltage and during the oscillator stabilization delay.
Releases the RST pin 32 CGMXCLK cycles after the oscillator
stabilization delay.
Releases the CPU to begin the reset vector sequence 64
CGMXCLK cycles after the oscillator stabilization delay.
Sets the LVI bit in the reset status register.
Go to: www.freescale.com
Resets and Interrupts
tripf
tripr
voltage. An LVI reset:
voltage.
DD
is below the LVI
MOTOROLA
tripr
4-ri24_e

Related parts for MC68HC708XL36