MC68HC711E20CFS2 MOTOROLA [Motorola, Inc], MC68HC711E20CFS2 Datasheet - Page 151

no-image

MC68HC711E20CFS2

Manufacturer Part Number
MC68HC711E20CFS2
Description
Microcontrollers
Manufacturer
MOTOROLA [Motorola, Inc]
Datasheet
9.4.2 Timer Compare Force Register
M68HC11E Family — Rev. 5
MOTOROLA
The CFORC register allows forced early compares. FOC[1:5] correspond to the
five output compares. These bits are set for each output compare that is to be
forced. The action taken as a result of a forced compare is the same as if there
were a match between the OCx register and the free-running counter, except that
the corresponding interrupt status flag bits are not set. The forced channels trigger
their programmed pin actions to occur at the next timer count transition after the
write to CFORC.
The CFORC bits should not be used on an output compare function that is
programmed to toggle its output on a successful compare because a normal
compare that occurs immediately before or after the force can result in an
undesirable operation.
FOC[1:5] — Force Output Comparison Bit
Bits [2:0] — Unimplemented
When the FOC bit associated with an output compare circuit is set, the output
compare circuit immediately performs the action it is programmed to do when
an output match occurs.
Always read 0
Address:
Reset:
Read:
Write:
0 = Not affected
1 = Output x action occurs
Freescale Semiconductor, Inc.
For More Information On This Product,
$100B
FOC1
Figure 9-12. Timer Compare Force Register (CFORC)
Bit 7
0
Go to: www.freescale.com
= Unimplemented
FOC2
6
0
Timing System
FOC3
5
0
FOC4
4
0
FOC5
3
0
2
0
Output Compare
1
0
Timing System
Data Sheet
Bit 0
0
151

Related parts for MC68HC711E20CFS2